Capacitor Stacked Over Transfer Transis Tor (epo) Patents (Class 257/E21.648)
  • Patent number: 7312131
    Abstract: A method of forming a multilayer electrode capacitor is described. A trench is formed in a substrate or in an insulator layer. Two sets of conductive layers are deposited on the inner surface of the trench. The first set of conductive layers is electrically connected to each other, and so is the second set of conductive layers. Each of the second set of conductive layers is inserted between two first conductive layers, and dielectric layers are interposed between two conductive layers to form a multilayer electrode capacitor.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: December 25, 2007
    Assignee: Promos Technologies Inc.
    Inventor: Hsiao-Che Wu
  • Patent number: 7312489
    Abstract: According to embodiments of the invention, a bit line interlayer insulating layer is placed over a semiconductor substrate. A plurality of parallel bit line patterns are placed on the bit line interlayer insulating layer. Each of the bit line patterns has a bit line and a bit line capping layer pattern stacked thereon. Bit line spacers covers side walls of the bit line patterns, buried holes penetrate predetermined regions of the bit line interlayer insulating layer between the bit line patterns. And a plurality of storage node contact plugs are placed between the bit line patterns surrounding by the bit line spacers. At this time, the storage node contact plugs fill the buried holes.
    Type: Grant
    Filed: July 14, 2004
    Date of Patent: December 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jun-Shik Bae
  • Patent number: 7312118
    Abstract: Disclosed is a semiconductor device comprising a semiconductor substrate, a capacitor structure formed above the semiconductor substrate and comprising a first electrode, a second electrode provided below the first electrode, a third electrode provided below the second electrode, a first dielectric film provided between the first electrode and the second electrode, and a second dielectric film provided between the second electrode and the third electrode, an insulating film covering the capacitor structure and having a first hole reaching the first electrode, a second hole reaching the second electrode, and a third hole reaching the third electrode, a first conductive connection electrically connecting the first electrode and the third electrode and having portions buried in the first and third holes, and a second conductive connection formed separately from the first conductive connection and having a portion buried in the second hole.
    Type: Grant
    Filed: February 24, 2006
    Date of Patent: December 25, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Masahiro Kiyotoshi
  • Patent number: 7282405
    Abstract: A semiconductor memory device includes a plurality of bit line structures arranged in parallel on a semiconductor substrate and having a plurality of bit lines and an insulating material surrounding the bit lines, an isolation layer formed in a portion in spaces between the bit line structures to define a predetermined active region and having substantially the same height as the bit line structures, a semiconductor layer formed in the predetermined active region surrounded by the bit line structures and the isolation layer and having substantially the same height as the bit line structures and the isolation layer, a plurality of word line structures arranged in parallel on the bit line structures, the isolation layer, and the semiconductor layer, and comprising a plurality of word lines and an insulating material surrounding the word lines, and source and drain regions formed in the semiconductor layer on either side of the word line structures.
    Type: Grant
    Filed: April 18, 2005
    Date of Patent: October 16, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ji-Young Kim
  • Patent number: 7273781
    Abstract: To form a capacitor in a semiconductor device, an etching barrier layer and a mold insulating layer are sequentially formed on an interlayer insulating film having a contact plug. A hole exposing the contact plug is formed by etching the mold insulating layer and the etching barrier layer. A first blocking layer having a wet etching rate lower than that of the mold insulating layer is formed on the hole sidewall. A storage electrode and a second blocking layer made from the identical material of the first blocking layer are formed on the resultant structure. The predetermined portions of the second blocking layer and the metal layer formed on the mold insulating layer are removed. A cylinder type storage electrode is formed by wet etching the mold insulating layer. A dielectric layer is formed on the cylinder type storage electrode. A plate electrode is formed on the dielectric layer.
    Type: Grant
    Filed: October 20, 2005
    Date of Patent: September 25, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventor: Kee Jeung Lee
  • Publication number: 20070212831
    Abstract: The short circuit between the bit line and thee cell contact can be prevented without considerably increasing the number of the manufacturing processes. The bit line 6 electrically coupled to the cell contact 9 is formed of the material, which is same as the material of cell contact 9. In the process for forming the bit line 6 on the cell contact interlayer film 8 by etching, the etching for creating an upper surface of the cell contact 9 that is not coupled to the bit line 6 being lower than an upper surface of the cell contact 9 that is coupled to the bit line 6. Further, after the formation of the bit line 6, the barrier metal layer 5 formed on the lower surface of the bit line 6 is selectively etched.
    Type: Application
    Filed: May 9, 2007
    Publication date: September 13, 2007
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Tomoko Inoue, Ken Inoue
  • Patent number: 7268034
    Abstract: A method of forming a plurality of capacitors includes providing a plurality of capacitor electrodes comprising sidewalls. The plurality of capacitor electrodes are supported at least in part with a retaining structure which engages the sidewalls, with the retaining structure comprising a fluid pervious material. A capacitor dielectric material is deposited over the capacitor electrodes through the fluid pervious material of the retaining structure effective to deposit capacitor dielectric material over portions of the sidewalls received below the retaining structure. Capacitor electrode material is deposited over the capacitor dielectric material through the fluid pervious material of the retaining structure effective to deposit capacitor electrode material over at least some of the capacitor dielectric material received below the retaining structure. Integrated circuitry independent of method of fabrication is also contemplated.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: September 11, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Cem Basceri, Gurtej S. Sandhu
  • Patent number: 7262453
    Abstract: For forming stacked capacitors, an opening is formed through at least one semiconductor material. A lower electrode material is patterned within the opening to form a plurality of lower electrodes within the opening. The stacked capacitors are formed with the lower electrodes within the opening by depositing a capacitor dielectric and an upper electrode within the opening. With such a relatively large opening, a capacitor dielectric of the stacked capacitors is deposited with a large thickness for improving reliability of the stacked capacitors.
    Type: Grant
    Filed: July 31, 2006
    Date of Patent: August 28, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Heung-Jin Joo
  • Patent number: 7247903
    Abstract: A semiconductor memory device having a transistor formed on a semiconductor substrate and a capacitor formed on the upper layer of the transistor and electrically connected to the transistor, includes: a cell contact which is formed on a first interlayer insulation film covering the transistor and is electrically connected to the transistor; a bit contact which is formed on a second interlayer insulation film provided on the first interlayer insulation film and is electrically connected to the cell contact; a bit line which is formed on the second interlayer insulation film and is connected to the bit contact; a capacitor which is formed on a third interlayer insulation film covering the bit line; a capacitor contact which is formed through the third and second interlayer insulation film and makes a connection between the capacitor and the cell contact; and a side wall which has an etching selectivity with the second and third interlayer insulation films formed on the surface of the bit line.
    Type: Grant
    Filed: August 12, 2005
    Date of Patent: July 24, 2007
    Assignee: NEC Electronics Corporation
    Inventors: Ken Inoue, Shintaro Arai
  • Patent number: 7247537
    Abstract: In a semiconductor device according to embodiments of the invention, a capacitor includes a storage electrode having a cylindrical storage conductive layer pattern and connecting members formed on the upper portion of the cylindrical storage conductive layer pattern. The connecting member connects to an adjacent connecting member of another storage electrode. A dielectric layer and a plate electrode are successively formed on the storage electrode. All of the capacitors are connected by one another by forming cylindrical storage electrodes so that the storage electrode does not fall down when the capacitors have an extremely large aspect ratio. Thus, the capacitance of the capacitors may be improved to the desired level. A semiconductor device that includes these capacitors may have improved reliability and the throughput of a semiconductor manufacturing process may be increased.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: July 24, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Je-Min Park
  • Patent number: 7223661
    Abstract: The method includes forming an isolation film on a silicon substrate to define an active region; forming an antireflective film on an entire surface of the substrate containing the isolation film; forming a photosensitive film pattern on the antireflective film while exposing a portion of the isolation film or the active region adjacent to the isolation film; etching the antireflective film, the isolation film, and the substrate by using the photosensitive film pattern as an etching mask to recess the active region; performing a light etch treatment on a substrate resultant without removing the remaining photosensitive film pattern, so as to remove a damaged layer and a carbon pollutant formed on a surface of the recessed active region; and removing the remaining photosensitive film pattern and the antireflective film.
    Type: Grant
    Filed: May 2, 2005
    Date of Patent: May 29, 2007
    Assignee: Hynix Semiconductor, Inc.
    Inventors: Jae Young Kim, Ki Won Nam
  • Patent number: 7224015
    Abstract: The invention concerns a method which consists in forming on a substrate (1) coated with a dielectric material layer (3) provided with a window (3a), a stack of successive layers alternately of germanium or SiGe alloy (4, 6, 8) and polycrystalline silicon (5, 7, 9); selective partial elimination of the germanium or SiGe alloy layers, to form an tree-like structure; forming a thin layer of dielectric material (10) on the tree-like structure; and coating the tree-like structure with polycrystalline silicon (11). The invention is useful for making dynamic random-access memories.
    Type: Grant
    Filed: November 10, 2000
    Date of Patent: May 29, 2007
    Assignee: STMicroelectronics SA
    Inventors: Thomas Skotnicki, Malgorzata Jurczak, Catherine Mallardeau
  • Patent number: 7199419
    Abstract: Methods of reducing the floating body effect in vertical transistors are disclosed. The floating body effect occurs when an active region in a pillar is cut off from the substrate by a depletion region and the accompanying electrostatic potential created. In a preferred embodiment, a word line is recessed into the substrate to tie the upper active region to the substrate. The resulting memory cells are preferably used in dynamic random access memory (DRAM) devices.
    Type: Grant
    Filed: December 13, 2004
    Date of Patent: April 3, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Gordon A. Haller
  • Patent number: 7176082
    Abstract: A process for forming a capacitive structure that includes an upper layer having a first capacitor electrode section therein. A capacitor dielectric layer is formed adjacent the upper layer. The capacitor dielectric layer covers the first capacitor electrode section. A second capacitor electrode layer is formed adjacent the capacitor dielectric layer. The second capacitor electrode layer includes a second capacitor electrode section that at least partially covers the first capacitor electrode section, and which has an edge portion that extends beyond the underlying first capacitor electrode section. The capacitor dielectric layer being disposed between the first capacitor electrode section and the second capacitor electrode section. An upper dielectric layer is formed adjacent the second capacitor electrode section.
    Type: Grant
    Filed: October 6, 2004
    Date of Patent: February 13, 2007
    Assignee: LSI Logic Corporation
    Inventors: Todd A. Randazzo, Kenneth P. Fuchs, John de Q. Walker
  • Patent number: 7166882
    Abstract: The semiconductor device comprises: an insulation film 72 formed over a silicon substrate 10, an insulation film 78 formed on the insulation film 72 and having opening 82, and conductor 84 formed at least in the opening 82. Cavity 88 having the peripheral edges conformed to a configuration of the opening 82 is formed in the insulation film 72. The cavity 88 is formed in the region between the electrodes or the regions between the interconnection layers so as to decrease the dielectric constant between the electrodes or between the interconnection layers, whereby the parasitic capacitances of the region between the electrodes or the region between the interconnection layers can be drastically decreased, and consequently the semiconductor device can have higher speed.
    Type: Grant
    Filed: March 12, 2002
    Date of Patent: January 23, 2007
    Assignee: Fujitsu Limited
    Inventors: Shunji Nakamura, Eiji Yoshida
  • Patent number: 7078292
    Abstract: A storage node contact forming method and structure reduces the number of processes required by the conventional art and increases a critical dimension of a storage node to prevent a leaning phenomenon and reduce a manufacturing cost of semiconductor memory devices. The method includes preparing a semiconductor substrate that involves at least one contact pad contacted with an active region of a memory cell transistor through an insulation layer. The method also includes forming a storage node contact of T-shape, the storage node contact being composed of a lower region contacted with an upper part of the contact pad, and an upper region that is extended to a gate length direction of the memory cell transistor and that is formed as a size larger than a size of the lower region, in order to electrically connect the contact pad with a storage node to be formed in a later process.
    Type: Grant
    Filed: June 22, 2004
    Date of Patent: July 18, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Je-Min Park, Yoo-Sang Hwang, Cheol-Ju Yun
  • Patent number: 6924522
    Abstract: A floating gate transistor is formed by simultaneously creating buried contact openings on both EEPROM transistor gates and DRAM access transistor source/drain diffusions. Conventional DRAM process steps are used to form cell storage capacitors in all the buried contact openings, including buried contact openings on EEPROM transistor gates. An EEPROM transistor gate and its associated cell storage capacitor bottom plate together forms a floating gate completely surrounded by insulating material. The top cell storage capacitor plate on an EEPROM transistor is used as a control gate to apply programming voltages to the EEPROM transistor. Reading, writing, and erasing the EEPROM element are analogous to conventional floating-gate tunneling oxide (FLOTOX) EEPROM devices. In this way, existing DRAM process steps are used to implement an EEPROM floating gate transistor nonvolatile memory element.
    Type: Grant
    Filed: May 21, 2002
    Date of Patent: August 2, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Manny K. F. Ma, Yauh-Ching Liu