Arrangements For Conducting Electric Current To Or From Solid-state Body In Operation, E.g., Leads, Terminal Arrangements (epo) Patents (Class 257/E23.01)
  • Publication number: 20130062782
    Abstract: After formation of an opening by exposing and development of the photosensitive surface protection film and adhesive layer which is formed on the circuit side of the semiconductor wafer, the semiconductor chips having a photosensitive surface protection film and adhesive layer thereon is fabricated by cutting individual chips from the semiconductor wafer. After the second semiconductor chip is placed over the first semiconductor chip up by the suction collet, the second semiconductor chip is bonded with the first semiconductor chip by the first surface protection film and adhesive layer. The suction side of the suction collet has lower adhesion to the second semiconductor chip than that between the now bonded semiconductor chips.
    Type: Application
    Filed: August 30, 2012
    Publication date: March 14, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Atsushi Yoshimura, Shoko Omizo
  • Publication number: 20130062783
    Abstract: A chip packaging structure and a manufacturing method for the same are provided. The chip packaging structure includes a first chip, a second chip and a transfer component. The first chip has a plurality of first bonding pads formed on the top surface of the first chip. The second chip has a plurality of second bonding pads formed on the top surface of the second chip. The first chip and the second chip are arranged abreast and electrically connected to each other. The transfer component is disposed on the top surface of the first chip and electrically connected with the first chip. Via these arrangements, the chip packaging structure can have smaller dimensions.
    Type: Application
    Filed: September 7, 2012
    Publication date: March 14, 2013
    Applicant: DAWNING LEADING TECHNOLOGY INC.
    Inventor: Diann-Fang LIN
  • Publication number: 20130062771
    Abstract: According to one embodiment, a design method of layout formed by a sidewall method is provided. The method includes: preparing a base pattern on which a plurality of first patterns extending in a first direction and arranged at a first space in a second direction intersecting the first direction and a plurality of second patterns extending in the first direction and arranged at a center between the first patterns, respectively, are provided; and drawing a connecting portion which extends in the second direction and connects two neighboring first patterns sandwiching one of the second patterns, and separating the one of the second patterns into two patterns not contacting the connecting portion.
    Type: Application
    Filed: February 27, 2012
    Publication date: March 14, 2013
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Chikaaki KODAMA, Koichi Nakayama, Toshiya Kotani, Shigeki Nojima
  • Publication number: 20130062753
    Abstract: A carbon-rich carbon boron nitride dielectric film having a dielectric constant of equal to, or less than 3.6 is provided that can be used as a component in various electronic devices. The carbon-rich carbon boron nitride dielectric film has a formula of CxByNz wherein x is 35 atomic percent or greater, y is from 6 atomic percent to 32 atomic percent and z is from 8 atomic percent to 33 atomic percent.
    Type: Application
    Filed: September 9, 2011
    Publication date: March 14, 2013
    Applicant: International Business Machines Corporation
    Inventors: Son Van Nguyen, Alfred Grill, Thomas J. Haigh, JR., Sanjay Mehta
  • Patent number: 8395267
    Abstract: A semiconductor device and a method for manufacturing such semiconductor device for use in a stacked configuration of the semiconductor device are disclosed. The semiconductor device includes a substrate including at least part of an electronic circuit provided at a first side thereof. The substrate includes a passivation layer and a substrate via that extends from the first side to a via depth such that it is reconfigurable into a through-substrate. The semiconductor device further includes a patterned masking layer on the first side of the substrate. The patterned masking layer includes a trench extending fully through the patterned masking layer. The trench has been filled with a redistribution conductor. The substrate via and the redistribution conductor include metal paste and together form one piece, such that there is no physical interface between the through-substrate via and the redistribution conductor. Thus, the parasitic resistance of this electrical connection is reduced.
    Type: Grant
    Filed: October 21, 2009
    Date of Patent: March 12, 2013
    Assignee: NXP B.V.
    Inventors: Freddy Roozeboom, Eric Cornelis Egbertus Van Grunsven, Franciscus Hubertus Marie Sanders, Maria Mathea Antonetta Burghoorn
  • Patent number: 8395259
    Abstract: Provided is a multi-chip package in which a plurality of semiconductor chips having different sizes are stacked. A multi-chip package may include a substrate, and a plurality of semiconductor chips stacked on the substrate, each of the plurality of semiconductor chips having a different size. Each of the plurality of semiconductor chips including a pad group and a reference region associated with the pad group, each pad group having a plurality of pads, and the plurality of pads in each pad group located at same coordinates with respect to the associated reference region, and each of the plurality of semiconductor chips having their reference regions vertically aligned.
    Type: Grant
    Filed: August 2, 2007
    Date of Patent: March 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hyung-Iae Eun
  • Patent number: 8395251
    Abstract: An integrated circuit package to package stacking system is provided including providing a first integrated circuit package, having a configured leadframe, providing a second integrated circuit package, having the configured leadframe, and forming an integrated circuit package pair by electrically connecting the configured leadframe of the first integrated circuit package to the configured leadframe of the second integrated circuit package.
    Type: Grant
    Filed: May 12, 2006
    Date of Patent: March 12, 2013
    Assignee: STATS ChipPac Ltd.
    Inventors: Il Kwon Shim, Seng Guan Chow, Jeffrey D. Punzalan, Byung Joon Han, Kambhampati Ramakrishna
  • Patent number: 8394713
    Abstract: A semiconductor device structure has a semiconductor die that has a bond pad with a passivation layer surrounding a portion of the bond pad. A nickel layer, which is deposited, is on the inner portion. A space is between a sidewall of the nickel layer and the passivation layer and extends to the bond pad. A palladium layer is over the nickel layer and fills the space. The space is initially quite small but is widened by an isotropic etch so that when the palladium layer is deposited, the space is sufficiently large so that the deposition of palladium is able to fill the space. Filling the space results in a structure in which the palladium contacts the nickel layer, the passivation layer and the bond pad.
    Type: Grant
    Filed: February 12, 2010
    Date of Patent: March 12, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Varughese Mathew
  • Patent number: 8395268
    Abstract: A semiconductor memory device includes: a wiring board including an element mounting portion and connection pads; a first element group including a plurality of semiconductor elements each having electrode pads arranged along one of outer sides of the semiconductor element, the plurality of semiconductor elements being layered stepwise on the element mounting portion of the wiring board in a way that pad arrangement sides of the semiconductor elements face in the same direction, and that the electrode pads are exposed; a second element group including a plurality of semiconductor elements each having electrode pads arranged along one of outer sides of the semiconductor element, the plurality of semiconductor elements being layered stepwise on the first element group in a way that pad arrangement sides of the semiconductor elements face in the same direction as that of the first element group, and that the electrode pads are exposed, the second element group being disposed to be offset from the first element g
    Type: Grant
    Filed: June 29, 2011
    Date of Patent: March 12, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Taku Nishiyama, Tetsuya Yamamoto, Naohisa Okumura
  • Publication number: 20130056883
    Abstract: According to one embodiment, a semiconductor device includes a base board, a mounting substrate, a semiconductor element, a holder, a holder terminal, a case, a first sealing layer, and a second sealing layer. The mounting substrate is provided on the base board. The semiconductor element is provided on the mounting substrate. The holder is provided above the mounting substrate. The holder terminal is held by the holder and electrically connected to the semiconductor element. The case surrounds the mounting substrate along a side face of the mounting substrate and surrounds the holder along a side face of the holder. The first sealing layer covers the mounting substrate and the semiconductor element inside a space surrounded by the case. The second sealing layer is provided on the first sealing layer inside the space surrounded by the case and has a higher hardness than the first sealing layer.
    Type: Application
    Filed: March 20, 2012
    Publication date: March 7, 2013
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Osamu FURUKAWA
  • Publication number: 20130056880
    Abstract: An assembly has at least one integrated circuit (IC) die fixed in a medium. The assembly has a redistribution layer over the IC die. The redistribution layer has conductors connecting first pads on active faces of the IC die to second pads at an exposed surface of the assembly. A die unit is provided over the IC die. The die unit has a bottom die interconnected to a package substrate. Respective portions of the redistribution layer corresponding to each of the at least one IC die partially underlie the bottom die, and extend beyond the bottom die. The package substrate has contacts connected to the ones of the second pads corresponding to the at least one IC die.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 7, 2013
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tsung-Ding WANG, Chien-Hsiun Lee
  • Patent number: 8390110
    Abstract: A method of manufacture of an integrated circuit packaging system includes: mounting a substrate-less integrated circuit package, having a terminal having characteristics of an intermetallic compound, over a substrate; connecting the substrate and the substrate-less integrated circuit package; and forming a base encapsulation over the substrate-less integrated circuit package with the terminal exposed.
    Type: Grant
    Filed: October 20, 2009
    Date of Patent: March 5, 2013
    Assignee: STATS ChipPAC Ltd.
    Inventors: Sang-Ho Lee, Taewoo Lee, Soo-San Park
  • Patent number: 8390123
    Abstract: A ULSI micro-interconnect member having a substrate and a ULSI micro-interconnect formed on the substrate, wherein the ULSI micro-interconnect includes a barrier layer formed on the substrate and a ruthenium electroplating layer formed on the barrier layer; the ULSI micro-interconnect member further including a copper electroplating layer formed using the ruthenium electroplating layer as a seed layer; and a process for fabricating the ULSI micro-interconnect members.
    Type: Grant
    Filed: January 8, 2009
    Date of Patent: March 5, 2013
    Assignee: Nippon Mining & Metals Co., Ltd.
    Inventors: Junnosuke Sekiguchi, Toru Imori, Takashi Kinase
  • Patent number: 8390134
    Abstract: To provide: a technique capable of suppressing a titanium nitride film that is exposed at the side surface of an opening from turning into a titanium oxide film even when water permeates the opening over a pad from outside a semiconductor device and thus improving the reliability of the semiconductor device; and a technique capable of suppressing a crack from occurring in a surface protective film of a pad and improving the reliability of a semiconductor device. An opening is formed so that the diameter of the opening is smaller than the diameter of another opening and the opening is included in the other opening. Due to this, it is possible to cover the side surface of an antireflection film that is exposed at the side surface of the other opening with a surface protective film in which the opening is formed. As a result of this, it is possible to form a pad without exposing the side surface of the antireflection film.
    Type: Grant
    Filed: May 19, 2010
    Date of Patent: March 5, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Takuro Homma, Yoshifumi Takata
  • Publication number: 20130049231
    Abstract: A semiconductor device includes a semiconductor chip, a die pad including an obverse surface on which the semiconductor chip is bonded, a lead spaced apart from the die pad, a bonding wire electrically connecting the semiconductor chip and the lead to each other, and a resin package that seals the semiconductor chip and the bonding wire. The bonding wire includes a first bond portion press-bonded to the semiconductor chip by ball bonding, a second bond portion press bonded to the lead by stitch bonding, a landing portion extending from the second bond portion toward the die pad and formed in contact with an obverse surface of the lead, and a loop extending obliquely upward from the landing portion toward the semiconductor chip.
    Type: Application
    Filed: August 21, 2012
    Publication date: February 28, 2013
    Applicant: ROHM CO., LTD.
    Inventors: Kosuke MIYOSHI, Kinya SAKODA, Toshikuni SHINOHARA
  • Publication number: 20130049229
    Abstract: Various methods and apparatus for establishing thermal pathways for a semiconductor device are disclosed. In one aspect, a method of manufacturing is provided that includes providing a first semiconductor chip that has a substrate and a first active circuitry portion extending a first distance into the substrate. A barrier is formed in the first semiconductor chip that surrounds but is laterally separated from the first active circuitry portion and extends into the substrate a second distance greater than the first distance.
    Type: Application
    Filed: October 27, 2012
    Publication date: February 28, 2013
    Inventor: Michael Z. Su
  • Publication number: 20130049211
    Abstract: A semiconductor device having a conductive pattern includes a plurality of conductive lines extending in parallel, each having a first region extending in a first direction and a second region coupled to the first region and extending in a second direction crossing the first direction, and a plurality of contact pads, each coupled to a respective conductive line of the second regions, wherein the conductive lines are grouped and arranged in a plurality of groups, the first region of a first group is longer than the first region of a second group, and the second region of the first group and the second region of the second group are spaced apart from each other.
    Type: Application
    Filed: August 24, 2012
    Publication date: February 28, 2013
    Inventor: Dae Sung EOM
  • Publication number: 20130049196
    Abstract: A microelectronic package includes a subassembly, a second substrate, and a monolithic encapsulant. The subassembly includes a first substrate that has at least one aperture, a coefficient of thermal expansion (CTE) of eight parts per million per degree Celsius or less, and first and second contacts arranged so as to have a pitch of 200 microns or less. First and second microelectronic elements are respectively electrically connected to the first and second contacts. Wire bonds may be used to connect the second element contacts with the second contacts. A second substrate may underlie either the first or the second microelectronic elements and be electrically interconnected with the first substrate. The second substrate may have terminals configured for electrical connection to a component external to the microelectronic package. A monolithic encapsulant may contact the first and second microelectronic elements and the first and second substrates.
    Type: Application
    Filed: August 24, 2011
    Publication date: February 28, 2013
    Applicant: TESSERA, INC.
    Inventors: Simon McElrea, Wael Zohni, Belgacem Haba
  • Publication number: 20130049210
    Abstract: According to one embodiment, a semiconductor wafer includes a semiconductor substrate and an interconnect layer formed on the semiconductor substrate. In the semiconductor wafer, the semiconductor substrate includes a first region that is located on the outer periphery side of the semiconductor substrate and that is not covered with the interconnect layer. The interconnect layer includes a second region where the upper surface of the interconnect layer is substantially flat. A first insulating film is formed in the first region. The upper surface of the interconnect layer within the second region and the upper surface of the first insulating film substantially flush with each other.
    Type: Application
    Filed: February 3, 2012
    Publication date: February 28, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Mitsuyoshi ENDO
  • Publication number: 20130050227
    Abstract: This disclosure provides systems, methods and apparatus for glass packaging of integrated circuit (IC) and electromechanical systems (EMS) devices. In one aspect, a glass package may include a glass substrate, a cover glass and one or more devices encapsulated between the glass substrate and the cover glass. The cover glass may be bonded to the glass substrate with an adhesive such as an epoxy, or a metal bond ring. The glass package also may include one or more signal transmission pathways between the one or more devices and the package exterior. In some implementations, a glass package including an EMS and/or IC device is configured to be directly attached to a printed circuit board (PCB) or other integration substrate by surface mount technology.
    Type: Application
    Filed: August 30, 2011
    Publication date: February 28, 2013
    Applicant: QUALCOMM MEMS TECHNOLOGIES, INC.
    Inventors: Kurt Edward Petersen, Ravindra V. Shenoy, Justin Phelps Black, David William Burns, Srinivasan Kodaganallur Ganapathi, Philip Jason Stephanou, Nicholas Ian Buchan
  • Publication number: 20130049205
    Abstract: A method of manufacturing a device includes providing a semiconductor chip having a first face and a second face opposite to the first face with a contact pad arranged on the first face. The semiconductor chip is placed on a carrier with the first face facing the carrier. The semiconductor chip is encapsulated with an encapsulation material. The carrier is removed and the semiconductor material is removed from the second face of the first semiconductor chip without removing encapsulation material at the same time.
    Type: Application
    Filed: August 25, 2011
    Publication date: February 28, 2013
    Applicant: Intel Mobile Communications GmbH
    Inventors: Thorsten Meyer, Klaus Reingruber, David O'Sullivan
  • Publication number: 20130049202
    Abstract: In the laminated and sintered ceramic circuit board according to the present invention, at least a portion of the inplane conductor is fine-lined, such that the shape of the cross-section surface of the fine-lined inplane conductor is trapezoid, and the height (a), the length (c) of the lower base and the length (d) of the upper base of the trapezoidal cross-section surfaces, and the interval (b) between the lower bases of the trapezoidal cross-section surfaces of the inplane conductors adjacent in a plane parallel to the principal surfaces of the board meet a certain relation. This provides a laminated ceramic circuit hoard with low open failure rate, short-circuit failure rate and high reliability against high temperature and high humidity in a downsized and short-in-height (thin) semiconductor package.
    Type: Application
    Filed: December 20, 2011
    Publication date: February 28, 2013
    Applicant: NGK Insulators, Ltd.
    Inventors: Makoto TANI, Takami Hirai, Shinsuke Yano, Daishi Tanabe
  • Publication number: 20130049109
    Abstract: A metal gate structure comprises a metal layer partially filling a trench of the metal gate structure. The metal layer comprises a first metal sidewall, a second metal sidewall and a metal bottom layer. By employing an uneven protection layer during an etching back process, the thickness of the first metal sidewall is less than the thickness of the metal bottom layer and the thickness of the second metal sidewall is less than the thickness of the metal bottom layer. The thin sidewalls allow extra space for subsequent metal-fill processes.
    Type: Application
    Filed: August 22, 2011
    Publication date: February 28, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Peng-Soon Lim, Da-Yuan Lee, Kuang-Yuan Hsu
  • Publication number: 20130049209
    Abstract: A semiconductor device includes first conductive patterns adjacent to each other and isolated by a trench including first and second trenches, a second conductive pattern formed in the first trench, and an insulating pattern partially filling the second trench under the second conductive pattern and formed between the first conductive patterns and the second conductive pattern.
    Type: Application
    Filed: December 21, 2011
    Publication date: February 28, 2013
    Inventors: Seung-Jin YEOM, Noh-Jung Kwak, Chang-Heon Pakr, Sun-Hwan Hwang
  • Publication number: 20130048994
    Abstract: A Thin Film Transistor (TFT) has a capping layer disposed on the surface of at least one of source and drain electrodes on a substrate, a protective film disposed on the capping layer, and a conductive layer electrically connected to the capping layer via a contact hole formed in the protective layer film.
    Type: Application
    Filed: August 21, 2012
    Publication date: February 28, 2013
    Applicant: Samsung Display Co., Ltd.
    Inventors: Shin-Il CHOI, Yong-Hwan RYU, Hong-Sick PARK, Seung-Ha CHOI
  • Patent number: 8383464
    Abstract: The method for producing a field effect transistor on a substrate comprising a support layer, a sacrificial layer and a semi-conducting layer comprises forming an active area in the semi-conducting layer. The active area is delineated by a closed peripheral insulation pattern and comprises an additional pattern made from insulating material. The method also comprises etching the insulating material of the additional pattern to access the sacrificial layer, etching the sacrificial layer resulting in formation of a first cavity, forming a dielectric layer on a top wall of the first cavity, and depositing an electrically conducting layer in the first cavity. The closed peripheral insulation pattern is formed through the semi-conducting layer and the sacrificial layer.
    Type: Grant
    Filed: November 8, 2010
    Date of Patent: February 26, 2013
    Assignee: Commissariat a l'Energie Atomique et aux Energies Alternatives
    Inventors: Claire Fenouillet-Beranger, Philippe Coronel
  • Patent number: 8384227
    Abstract: A semiconductor device has an interposer frame mounted over a carrier. A semiconductor die has an active surface and bumps formed over the active surface. The semiconductor die can be mounted within a die opening of the interposer frame or over the interposer frame. Stacked semiconductor die can also be mounted within the die opening of the interposer frame or over the interposer frame. Bond wires or bumps are formed between the semiconductor die and interposer frame. An encapsulant is deposited over the interposer frame and semiconductor die. An interconnect structure is formed over the encapsulant and bumps of the first semiconductor die. An electronic component, such as a discrete passive device, semiconductor die, or stacked semiconductor die, is mounted over the semiconductor die and interposer frame. The electronic component has an I/O count less than an I/O count of the semiconductor die.
    Type: Grant
    Filed: November 16, 2010
    Date of Patent: February 26, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: NamJu Cho, HeeJo Chi, HanGil Shin
  • Publication number: 20130043556
    Abstract: A size-filtered metal interconnect structure allows formation of metal structures having different compositions. Trenches having different widths are formed in a dielectric material layer. A blocking material layer is conformally deposited to completely fill trenches having a width less than a threshold width. An isotropic etch is performed to remove the blocking material layer in wide trenches, i.e., trenches having a width greater than the threshold width, while narrow trenches, i.e., trenches having a width less than the threshold width, remain plugged with remaining portions of the blocking material layer. The wide trenches are filled and planarized with a first metal to form first metal structures having a width greater than the critical width. The remaining portions of the blocking material layer are removed to form cavities, which are filled with a second metal to form second metal structures having a width less than the critical width.
    Type: Application
    Filed: August 17, 2011
    Publication date: February 21, 2013
    Applicant: International Business Machines Corporation
    Inventors: David V. Horak, Charles W. Koburger, III, Shom Ponoth, Chih-Chao Yang
  • Publication number: 20130043601
    Abstract: Disclosed is a memory card which includes a universal PCB including a first pad group and a second pad group, the first and second pad groups being connected to each other via one or more PCB wires, a first semiconductor chip electrically connected with at least one pad of the first pad group via a first bonding wire, and a second semiconductor chip electrically connected with at least one pad of the second pad groups via a second bonding wire, wherein the first bonding wire or the second bonding wire is changed according to a combination of the first and second semiconductor chips without a change in the PCB wires.
    Type: Application
    Filed: August 2, 2012
    Publication date: February 21, 2013
    Inventors: Seok-Joon MOON, In-Jae Lee, So-Young Jung
  • Publication number: 20130043585
    Abstract: A semiconductor apparatus, including: a semiconductor component; a Cu stud bump that is formed on the semiconductor component; and a solder bump configured to electrically connect to the Cu stud bump.
    Type: Application
    Filed: August 7, 2012
    Publication date: February 21, 2013
    Applicant: Sony Corporation
    Inventors: Satoru WAKIYAMA, Hiroshi Ozaki
  • Publication number: 20130043568
    Abstract: A semiconductor device includes a substrate, a semiconductor chip, a first molding member and a metal layer. The substrate includes a first ground pad formed therein, the first ground pad having a first exposed surface exposed at a first surface of the substrate. The semiconductor chip is formed on the first surface of the substrate. The first molding member is formed on the first surface of the substrate and covers the semiconductor chip while not covering the first exposed surface. The metal layer covers the first molding member and extends to lateral surfaces of the substrate while contacting the first exposed surface.
    Type: Application
    Filed: July 16, 2012
    Publication date: February 21, 2013
    Inventor: In-Sang Song
  • Publication number: 20130043595
    Abstract: Thermal transfer from a silicon-on-insulator (SOI) die is improved by mounting the die in a bump-on-leadframe manner in a semiconductor package, with solder or other metal bumps connecting the active layer of the SOI die to metal leads used to mount the package on a printed circuit board or other support structure.
    Type: Application
    Filed: August 16, 2011
    Publication date: February 21, 2013
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: Richard K. Williams
  • Publication number: 20130043596
    Abstract: A method of layout of pattern includes the following processes. A graphic data of a first wiring in a first area of a semiconductor wafer is extracted. The first area is a semiconductor chip forming area. The first area is surrounded by a scribed area of the semiconductor wafer. The first area includes a second area. The second area is bounded with the scribed area. The second area has a second distance from a boundary between the semiconductor chip forming area and the scribed area to an boundary between the first area and the second area. A first dummy pattern in the first area is laid out. The first dummy pattern has at least a first distance from the first wiring. A second dummy pattern in the second area is laid out. The second dummy pattern has at least the first distance from the first wiring. The second dummy pattern has at least a third distance from the first dummy pattern.
    Type: Application
    Filed: October 19, 2012
    Publication date: February 21, 2013
    Applicant: Elpida Memory, Inc.
    Inventor: Elpida Memory, Inc.
  • Publication number: 20130043514
    Abstract: A multiphase ultra low k dielectric process incorporating an organo-silicon precursor including an organic porogen, high frequency radio frequency power just above plasma initiation in a PECVD chamber and energy post treatment. A porous SiCOH dielectric material having a k less than 2.7 and a modulus of elasticity greater than 7 GPa. A graded carbon adhesion layer of SiO2 and porous SiCOH.
    Type: Application
    Filed: August 19, 2011
    Publication date: February 21, 2013
    Applicant: International Business Machines Corporation
    Inventors: Alfred Grill, Thomas J. Haigh, JR., Kelly Malone, Son V. Nguyen, Vishnubhai V. Patel, Hosadurga Shobha
  • Patent number: 8378475
    Abstract: Carriers enabling multichip driving of optoelectronic interconnects are disclosed. In one instance, the carriers provide a substantially perpendicular interface between the host circuit board and the optoelectronic die.
    Type: Grant
    Filed: June 1, 2009
    Date of Patent: February 19, 2013
    Assignee: Wavefront Research, Inc.
    Inventors: Randall C. Veitch, Thomas W. Stone
  • Patent number: 8378506
    Abstract: A method of assembling an electronic device and electronic packages therefrom. A die attach adhesive precursor is placed between a top surface of a workpiece and an IC die. The die attach adhesive precursor includes metal particles, a first plurality of first microcapsules having a polymerizable material inside, and a second plurality of second microcapsules having a polymerization agent inside to form a first polymer upon rupture of first and second microcapsules. A force sufficient to rupture at least a portion of the first plurality of first microcapsules and at least a portion of the second plurality of second microcapsules is applied to form a self-healing die attach adhesive wherein the first polymer binds the plurality of metal particles and the remaining microcapsules and secures the IC die to the top surface of the workpiece. The self-healing die attach adhesive generally includes at least 90 vol. % metal.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: February 19, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: James C Wainerdi, John P Tellkamp
  • Patent number: 8378346
    Abstract: A circuit architecture provides for the parallel supplying of power during electric or electromagnetic testing of electronic devices integrated on a same semiconductor wafer and bounded by scribe lines. The circuit architecture comprises a conductive grid interconnecting the electronic devices and having a portion external to the devices and a portion internal to the devices. The external portion extends along the scribe lines; and the internal portion extends within at least a part of the devices. The circuit architecture includes interconnection pads between the external portion and the internal portion of the conductive grid and provided on at least a part of the devices, the interconnection pads forming, along with the internal and external portions, power supply lines which are common to different electronic devices of the group.
    Type: Grant
    Filed: February 7, 2011
    Date of Patent: February 19, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventor: Alberto Pagani
  • Publication number: 20130037774
    Abstract: A semiconductor device includes a first horizontal molding pattern, a horizontal electrode pattern disposed on the first horizontal molding pattern, and a second horizontal molding pattern disposed on the horizontal electrode pattern. A vertical structure extends through the horizontal patterns. The vertical structure includes a vertical electrode pattern, a data storage pattern interposed between the vertical electrode pattern and the horizontal patterns, a first buffer pattern interposed between the data storage pattern and the first molding pattern, and a second buffer pattern interposed between the data storage pattern and the second molding pattern and spaced apart from the first buffer pattern.
    Type: Application
    Filed: August 3, 2012
    Publication date: February 14, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: SEONG-HO SONG, CHAN-JIN PARK, IN-GYU BAEK
  • Publication number: 20130037954
    Abstract: A vertical power semiconductor component includes a semiconductor chip and at least one layer serving as a heat sink. The semiconductor chip has a top main surface at a front side of the semiconductor chip, wherein the top main surface is in a heat exchanging relationship with the at least one layer serving as the heat sink. This layer has a layer thickness of at least 15 ?m and has a specific heat capacity per volume that is at least a factor of 1.3 higher than the specific heat capacity per volume of the semiconductor chip. The component further includes metallizations between the at least one layer and the top main surface.
    Type: Application
    Filed: October 18, 2012
    Publication date: February 14, 2013
    Applicant: INFINEON TECHNOLOGIES AG
    Inventor: Infineon Technologies AG
  • Publication number: 20130037937
    Abstract: A bump pad structure for a semiconductor package is disclosed. A bump pad structure includes a conductive pad disposed on an insulating layer. A ring-shaped conductive layer is embedded in the insulating layer and is substantially under and along an edge of the conductive pad. At least one conductive via plug is embedded in the insulating layer and between the conductive pad and the ring-shaped conductive layer, such that the conductive pad is electrically connected to the ring-shaped conductive layer.
    Type: Application
    Filed: September 15, 2011
    Publication date: February 14, 2013
    Applicant: MEDIATEK INC.
    Inventors: Ming-Tzong Yang, Yu-Hua Huang
  • Publication number: 20130037929
    Abstract: The present semiconductor device packages include a die, a redistribution layer and a plurality of conductive pillars electrically connected to the redistribution layer. A molding compound partially encapsulates the die and the pillars. A plurality of interconnect patterns on the molding compound are electrically connected to the pillars. The interconnect patterns provide electrical connections for a second, stacked semiconductor package.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 14, 2013
    Inventors: Kay S. Essig, Bernd K. Appelt
  • Publication number: 20130037945
    Abstract: Provided is a semiconductor device in which misalignment between a semiconductor die and a substrate (e.g., a circuit board) can be prevented or substantially reduced when the semiconductor die is attached to the circuit board. In a non-limiting example, the semiconductor device includes: a semiconductor die comprising at least one bump; and a circuit board comprising at least one circuit pattern to which the bump is electrically connected. In a non-limiting example, the circuit board comprises: an insulation layer comprising a center region and peripheral regions around the center region; a plurality of center circuit patterns formed in the center region of the insulation layer; and a plurality of peripheral circuit patterns formed in the peripheral regions of the insulation layer. The center circuit patterns may be formed wider than the peripheral circuit patterns, formed in a zigzag pattern, and/or may be formed in a crossed shape.
    Type: Application
    Filed: August 28, 2012
    Publication date: February 14, 2013
    Inventors: Min Jae Lee, You Shin Chung, Hoon Jung
  • Publication number: 20130037942
    Abstract: Dual-layered structural semiconductor chips are provided. The semiconductor chip includes a first semiconductor chip and a second semiconductor chip bonded to the first semiconductor chip. The first semiconductor chip includes a first substrate having a first bottom surface. The second semiconductor chip includes a second substrate having a second bottom surface. The first bottom surface directly contacts the second bottom surface. The related packages and the related methods are also provided.
    Type: Application
    Filed: August 1, 2012
    Publication date: February 14, 2013
    Applicant: SK HYNIX INC.
    Inventors: In Chul HWANG, Jae Myun KIM, Seung Jee KIM, Jin Su LEE
  • Publication number: 20130037934
    Abstract: An integrated circuit chip includes a power/ground interconnection network in a topmost metal layer over a semiconductor substrate and at least a bump pad on/over the power/ground interconnection network. The power/ground mesh interconnection network includes a first power/ground line connected to the bump pad and extending along a first direction, and a connection portion connected to the bump pad and extending along a second direction.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 14, 2013
    Inventors: Chih-Ching Lin, Ya-Ting Chang, Chia-Lin Chuang
  • Publication number: 20130037966
    Abstract: A semiconductor device includes a semiconductor die having first and second opposing faces and an edge surface. The edge surface has an undercut under the first face. The second face of the semiconductor die is bonded to a bonding surface of a die support member, such as a thermally conductive flag of a lead frame, with a die attach material. A fillet of the bonding material is formed within the undercut.
    Type: Application
    Filed: June 13, 2012
    Publication date: February 14, 2013
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventors: Shunan QIU, Guoliang Gong, Junhua Luo, Xuesong Xu
  • Publication number: 20130032949
    Abstract: An interconnect structure and methods for making the same include sidewall portions of an interlevel dielectric layer. The sidewall portions have a width less than a minimum feature size for a given lithographic technology and the width is formed by a thickness of the interlevel dielectric layer when conformally formed on vertical surfaces of a mandrel. The sidewall portions form spaced-apart openings. Conductive structures fill the spaced-apart openings and are separated by the sidewall portions to form single damascene structures.
    Type: Application
    Filed: September 7, 2012
    Publication date: February 7, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Qinghuang Lin, Sanjay Mehta, Hosadurga Shobha
  • Publication number: 20130032951
    Abstract: A semiconductor device comprises an electrical contact designed to reduce a contact resistance. The electrical contact has a size that varies according to a length of a region where the contact is to be formed.
    Type: Application
    Filed: October 10, 2012
    Publication date: February 7, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: SAMSUNG ELECTRONICS CO., LTD.
  • Publication number: 20130032943
    Abstract: A semiconductor device includes a semiconductor chip which includes a first circuit and a second circuit that are spaced apart from each other, without internal wirings electrically connecting the first circuit and the second circuit to each other, a substrate on which the semiconductor chip is disposed, and substrate wirings that are arranged on the substrate and electrically connect the first circuit and the second circuit to each other.
    Type: Application
    Filed: May 21, 2012
    Publication date: February 7, 2013
    Applicant: SAMSUNG ELECTRONIC CO.,LTD.
    Inventor: Young-Jin CHO
  • Publication number: 20130032942
    Abstract: A semiconductor device includes a circuit substrate, a first semiconductor chip disposed on the circuit substrate, a plurality of first spacers disposed on the first semiconductor chip, a second semiconductor chip which includes a first adhesive agent layer on a lower face thereof and is disposed on upper portions of the plurality of spacers, a wire which connects the circuit substrate to the first semiconductor chip, and a first sealing material which seals a gap between the first semiconductor chip and the first adhesive agent layer, wherein each height of the plurality of the first spacers is greater than height of the wire relative to an upper face of the first semiconductor chip.
    Type: Application
    Filed: July 19, 2012
    Publication date: February 7, 2013
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventors: Kenichi Sasaki, Norio Fukasawa
  • Publication number: 20130032948
    Abstract: A semiconductor device including a substrate having grooves is provided. The semiconductor device includes a substrate including a first surface, a second surface opposite to the first surface, an opening penetrating from the first surface to the second surface, and a first groove formed at a side of the opening, a semiconductor chip formed on the opening at the first surface of the substrate and flip-chip bonded to the first surface by a plurality of first external connection terminals, and a molding unit filling a region between the substrate and the semiconductor chip, filling the opening and filling at least a portion of the first groove, and covering the semiconductor chip.
    Type: Application
    Filed: June 14, 2012
    Publication date: February 7, 2013
    Inventors: Chan PARK, Tae-Sung PARK