Transistor With Vertical Current Flow (epo) Patents (Class 257/E29.198)
  • Publication number: 20120061724
    Abstract: According to one embodiment, a semiconductor device includes a first major electrode, a first semiconductor layer, a first conductivity-type base layer, a second conductivity-type base layer, a second semiconductor layer, a buried layer, a buried electrode, a gate insulating film, a gate electrode, and a second major electrode. The buried layer of the second conductivity type selectively is provided in the first conductivity-type base layer. The buried electrode is provided in a bottom portion of a trench which penetrates the second conductivity-type base layer to reach the buried layer. The buried electrode is in contact with the buried layer. The gate electrode is provided inside the gate insulating film in the trench. The second major electrode is provided on the second semiconductor layer and is electrically connected to the second semiconductor layer and the buried electrode.
    Type: Application
    Filed: September 14, 2011
    Publication date: March 15, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Tsuneo OGURA
  • Patent number: 8106454
    Abstract: A vertical power semiconductor device includes a first semiconductor layer of a first conductivity type formed in both a cell section and a termination section, the termination section surrounding the cell section, a second semiconductor layer of a second conductivity type formed on the first semiconductor layer in the cell section, a third semiconductor layer of the first conductivity type formed in part on the second semiconductor layer, and a guard ring layer of the second conductivity type formed on the first semiconductor layer in the termination section. Net impurity concentration in the guard ring layer is generally sloped so as to be relatively high on its lower side and relatively low on its upper side. Alternatively, the net impurity concentration in the guard ring layer is constant.
    Type: Grant
    Filed: November 6, 2008
    Date of Patent: January 31, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Miwako Akiyama, Yusuke Kawaguchi, Yoshihiro Yamaguchi
  • Patent number: 8097917
    Abstract: A silicon carbide semiconductor device includes: a semiconductor substrate having a silicon carbide substrate, a first semiconductor layer, a second semiconductor layer, and a third semiconductor layer; a trench penetrating the second and the third semiconductor layers to reach the first semiconductor layer; a channel layer on a sidewall and a bottom of the trench; an oxide film on the channel layer; a gate electrode on the oxide film; a first electrode connecting to the third semiconductor layer; and a second electrode connecting to the silicon carbide substrate. A position of a boundary between the first semiconductor layer and the second semiconductor layer is disposed lower than an utmost lowest position of the oxide film.
    Type: Grant
    Filed: July 9, 2009
    Date of Patent: January 17, 2012
    Assignee: DENSO CORPORATION
    Inventors: Malhan Rajesh Kumar, Yuichi Takeuchi
  • Patent number: 8089094
    Abstract: A power semiconductor device is provided, that realizes high-speed turnoff and soft switching at the same time, includes n-type main semiconductor layer including lightly doped n-type semiconductor layer and extremely lightly doped n-type semiconductor layer arranged alternately and repeatedly between p-type channel layer and field stop layer and in parallel to the first major surface of n-type main semiconductor layer. Extremely lightly doped n-type semiconductor layer is doped more lightly than lightly doped n-type semiconductor layer. Lightly doped n-type semiconductor layer prevents a space charge region from expanding at the time of turnoff. Extremely lightly doped n-type semiconductor layer expands the space charge region at the time of turnoff to eject electrons and holes quickly further to realize high-speed turnoff.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: January 3, 2012
    Assignee: Fuji Electric Co., Ltd.
    Inventor: Koh Yoshikawa
  • Patent number: 8084814
    Abstract: A semiconductor device is provided in which a semiconductor substrate can be prevented from being broken while elements can be prevented from being destroyed by a snap-back phenomenon. After an MOS gate structure is formed in a front surface of an FZ wafer, a rear surface of the FZ wafer is ground. Then, the ground surface is irradiated with protons and irradiated with two kinds of laser beams different in wavelength simultaneously to thereby form an N+ first buffer layer and an N second buffer layer. Then, a P+ collector layer and a collector electrode are formed on the proton-irradiated surface. The distance from a position where the net doping concentration of the N+ first buffer layer is locally maximized to the interface between the P+ collector layer and the N second buffer layer is set to be in a range of 5 ?m to 30 ?m, both inclusively.
    Type: Grant
    Filed: January 22, 2009
    Date of Patent: December 27, 2011
    Assignee: Fuji Electric Co., Ltd.
    Inventors: Michio Nemoto, Haruo Nakazawa
  • Publication number: 20110291242
    Abstract: In a semiconductor device in which an IGBT, a control circuit for the IGBT and so on are formed on an SOI substrate divided by trenches, the invention is directed to providing the IGBT with a higher breakdown voltage, an enhanced turn-off characteristic and so on. An N type epitaxial layer is formed on a dummy semiconductor substrate, a trench is formed in the N type epitaxial layer, an N type buffer layer and then a P type embedded collector layer are formed on the sidewall of the trench and the front surface of the N type epitaxial layer, and the bottom of the trench and the P+ type embedded collector layer are covered by an embedded insulation film. The embedded insulation film is covered by a polysilicon film, and a P type semiconductor substrate is attached to the polysilicon film with an insulation film being interposed therebetween.
    Type: Application
    Filed: May 27, 2011
    Publication date: December 1, 2011
    Applicant: ON Semiconductor Trading, Ltd. a Bermuda limited liability company
    Inventor: Mitsuru SOMA
  • Patent number: 8067797
    Abstract: A trench type IGBT as disclosed herein includes a plurality of channel regions having one threshold voltage for the normal operation of the device and a plurality of channel regions having a threshold voltage higher than the threshold voltage for the normal operation of the device.
    Type: Grant
    Filed: October 16, 2008
    Date of Patent: November 29, 2011
    Assignee: International Rectifier Corporation
    Inventors: Chiu Ng, Yuan-Heng Chao
  • Publication number: 20110285427
    Abstract: A semiconductor device includes: a semiconductor substrate having a first semiconductor layer and a second semiconductor layer formed on a first surface; a diode having a first electrode and a second electrode; a control pad; a control electrode electrically coupled with the control pad; and an insulation member. The first electrode is formed on a second surface of the first semiconductor layer. The second electrode is formed on the first surface. Current flows between the first electrode and the second electrode. The control pad is arranged on the first surface so that the pad inputs a control signal for controlling an injection amount of a carrier into the first semiconductor layer. The insulation member insulates between the control electrode and the second electrode and between the control electrode and the semiconductor substrate.
    Type: Application
    Filed: May 17, 2010
    Publication date: November 24, 2011
    Applicant: DENSO CORPORATION
    Inventors: Masaki Koyama, Yutaka Fukuda
  • Patent number: 8058685
    Abstract: A trench MOSFET structure having improved avalanche capability is disclosed, wherein the source region is formed by performing source Ion Implantation through contact open region of a contact interlayer, and further diffused to optimize a trade-off between Rds and the avalanche capability. Thus, only three masks are needed in fabrication process, which are trench mask, contact mask and metal mask. Furthermore, said source region has a doping concentration along channel region lower than along contact trench region, and source junction depth along channel region shallower than along contact trench, and source doping profile along surface of epitaxial layer has Guassian-distribution from trenched source-body contact to channel region.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: November 15, 2011
    Assignee: Force Mos Technology Co., Ltd.
    Inventor: Fu-Yuan Hsieh
  • Patent number: 8039879
    Abstract: A semiconductor has an IGBT active section and a control circuit section for detecting an IGBT abnormal state. A collector region is formed on the back surface side (i.e., on the IGBT collector side) in a selective manner, namely right under the IGBT active section.
    Type: Grant
    Filed: October 23, 2008
    Date of Patent: October 18, 2011
    Assignee: Fuji Electric Co., Ltd.
    Inventor: Katsunori Ueno
  • Patent number: 8030153
    Abstract: A TMOS device (10) is formed using a semiconductor layer (16) of a first type. First and second regions (62,64) of the second type are formed in the semiconductor layer and are spaced apart. A third region (68) is formed in the semiconductor layer by implanting. The third region is between and contacts the first and second doped regions, is of the second conductivity type, and is less heavily doped than the first and second doped regions. A gate stack (67) is formed over a portion of the first doped region, a portion of the second doped region, and the third doped region. By implanting after forming the gate stack, fourth and fifth regions (98,100) of the first type are formed in interior portions of the first and second doped regions, respectively. The third region being of the same conductivity type as the first and second regions reduces Miller capacitance.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: October 4, 2011
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Peilin Wang, Edouard D. de Frésart, Ganming Qin, Hongwei Zhou
  • Publication number: 20110233605
    Abstract: A semiconductor power device layout with stripe cell structures is disclosed. The inventive structure applies horizontal gate trenches array and vertical gate trenches array alternatively arranged in single device (one or two directions) to balance out the stress caused from one direction. Furthermore, the inventive semiconductor power device provides gate connection trenches connecting to vertical gate trenches and/or horizontal trenches to reduce gate resistance Rg when gate trench length is long.
    Type: Application
    Filed: March 26, 2010
    Publication date: September 29, 2011
    Applicant: FORCE MOS TECHNOLOGY CO. LTD.
    Inventor: Fu-Yuan Hsieh
  • Publication number: 20110233684
    Abstract: According to one embodiment, a semiconductor device includes a first main electrode, a base layer of a first conductivity type, a barrier layer of the first conductivity type, a diffusion layer of a second conductivity type, a base layer of the second conductivity type, a first conductor layer, a second conductor layer, and a second main electrode. The base layer of the first conductivity type is provided on the first main electrode. The barrier layer of the first conductivity type and the diffusion layer of the second conductivity type are provided on the base layer of the first conductivity type. The barrier layer of the first conductivity type and the diffusion layer of the second conductivity type are arranged alternately. The base layer of the second conductivity type is provided on the barrier layer of the first conductivity type.
    Type: Application
    Filed: March 16, 2011
    Publication date: September 29, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Kenichi MATSUSHITA
  • Publication number: 20110233606
    Abstract: A power semiconductor device with improved avalanche capability structures is disclosed. By forming at least an avalanche capability enhancement doped regions with opposite conductivity type to epitaxial layer underneath an ohmic contact doped region which surrounds at least bottom of trenched contact filled with metal plug between two adjacent gate trenches, avalanche current is enhanced with the disclosed structures.
    Type: Application
    Filed: March 26, 2010
    Publication date: September 29, 2011
    Applicant: FORCE MOS TECHNOLOGY CO. LTD.
    Inventor: Fu-Yuan Hsieh
  • Publication number: 20110220962
    Abstract: A semiconductor device having an IGBT includes: a substrate; a drift layer and a base layer on the substrate; trenches penetrating the base layer to divide the base layer into base parts; an emitter region in one base part; a gate element in the trenches; an emitter electrode; and a collector electrode. The one base part provides a channel layer, and another base part provides a float layer having no emitter region. The gate element includes a gate electrode next to the channel layer and a dummy gate electrode next to the float layer. The float layer includes a first float layer adjacent to the channel layer and a second float layer apart from the channel layer. The dummy gate electrode and the first float layer are coupled with a first float wiring on the base layer. The dummy gate electrode is isolated from the second float layer.
    Type: Application
    Filed: May 25, 2011
    Publication date: September 15, 2011
    Applicants: DENSO CORPORATION, Fuji Electric Device Technology Co., Ltd.
    Inventors: Masaki Koyama, Yoshifumi Okabe, Makoto Asai, Takeshi Fujii, Koh Yoshikawa
  • Publication number: 20110215373
    Abstract: A system and a method are disclosed for manufacturing double epitaxial layer N-type lateral diffusion metal oxide semiconductor transistors. In one embodiment two N-type buried layers are used to minimize the operation of a parasitic PNP bipolar transistor. The use of two N-type buried layers increases the base width of the parasitic PNP bipolar transistor without significantly decreasing the peak doping profiles in the two N-type buried layers. In one embodiment two N-type buried layers and one P-type buried layer are used to form a protection NPN bipolar transistor that minimizes the operation of parasitic NPN bipolar transistor. The N-type lateral diffusion metal oxide semiconductor transistors of the invention are useful in inductive full load or half bridge converter circuits that drive very high current.
    Type: Application
    Filed: May 16, 2011
    Publication date: September 8, 2011
    Applicant: National Semiconductor Corporation
    Inventor: Taehun Kwon
  • Patent number: 8008712
    Abstract: The invention relates to a metallization for an IGBT or a diode. In the case of this metallization, a copper layer (10, 12) having a layer thickness of approximately 50 ?m is applied to the front side and/or rear side of a semiconductor body (1) directly or if need be via a diffusion barrier layer (13, 14). The layer (8, 12) has a specific heat capacity that is at least a factor of 2 higher than the specific heat capacity of the semiconductor body (1). It simultaneously serves for producing a field stop layer (5) by proton implantation through the layer (12) from the rear side and for masking a proton or helium implantation for the purpose of charge carrier lifetime reduction from the front side of the chip (1).
    Type: Grant
    Filed: March 16, 2005
    Date of Patent: August 30, 2011
    Assignee: Infineon Technologies AG
    Inventors: Frank Hille, Hans-Joachim Schulze
  • Publication number: 20110193131
    Abstract: Devices, structures, and related methods for IGBTs and the like which include a self-aligned series resistance at the source-body junction to avoid latchup. The series resistance is achieved by using a charged dielectric, and/or by using a dielectric which provides a source of dopant atoms of the same conductivity type as the source region, at a sidewall adjacent to the source region.
    Type: Application
    Filed: September 21, 2010
    Publication date: August 11, 2011
    Applicant: MAXPOWER SEMICONDUCTOR INC.
    Inventors: Richard A. Blanchard, Mohamed N. Darwish, Jun Zeng
  • Publication number: 20110186965
    Abstract: Reverse-conducting insulated gate bipolar transistor in which IGBT region and FWD region are integrated into a single body in a semiconductor substrate with a common active region is disclosed. MOS gate structure is on a first major surface side. Rear surface side structure is in a second major surface side of the semiconductor substrate and includes a plurality of recessed parts vertical to the second major surface, which are repeated periodically along the second major surface. A plurality of protruding parts are interposed between the recessed parts. Rear surface side structure includes p type collector region on a bottom surface of the recessed part, n type first field stop region at a position deeper than the collector region, n type cathode region on the top surface of the protruding part, and n type second field stop region in the protruding part at a position deeper than the cathode region.
    Type: Application
    Filed: January 27, 2011
    Publication date: August 4, 2011
    Applicant: FUJI ELECTRIC SYSTEMS CO. LTD.
    Inventors: Michio NEMOTO, Souichi YOSHIDA
  • Publication number: 20110180844
    Abstract: A structure of power semiconductor device integrated with clamp diodes having separated gate metal pads is disclosed. The separated gate metal pads are wire bonded together on the gate lead frame. This improved structure can prevent the degradation of breakdown voltage due to electric field in termination region blocked by polysilicon or gate metal.
    Type: Application
    Filed: March 24, 2011
    Publication date: July 28, 2011
    Applicant: FORCE MOS TECHNOLOGY CO., LTD.
    Inventor: Fu-Yuan HSIEH
  • Patent number: 7986003
    Abstract: A carrier storage layer is located in a region of a predetermined depth from a surface of an N? substrate, a base region is located in a shallower region than the predetermined depth and an emitter region is located in a surface of the N? substrate. The carrier storage layer is formed by phosphorus injected to have a maximum impurity concentration at the predetermined depth, the base region is formed by boron injected to have the maximum impurity concentration at a shallower position than the predetermined depth and the emitter region is formed by arsenic injected to have the maximum impurity concentration at the surface of the N? substrate. An opening is formed to extend through the emitter region, base region and the carrier storage layer. On the inner wall of the opening, a gate electrode is formed with a gate insulating film therebetween.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: July 26, 2011
    Assignee: Mitsubishi Electric Corporation
    Inventors: Shinji Aono, Hideki Takahashi, Yoshifumi Tomomatsu, Junichi Moritani
  • Publication number: 20110156210
    Abstract: A semiconductor device according to embodiments of the invention includes an n?-type drift region; a p-type base region formed selectively in the surface portion of the drift region; an n+-type emitter region and a p+-type body region, both formed selectively in the surface portion of base region; and an n-type shell region between the drift region and the base region, a shell region surrounding the entire region below base region. The shell region is doped more heavily than the drift region. The shell region contains an n-type impurity at an effective impurity amount of 8.0×1011 cm?2 or smaller. A drift region exhibits a resistivity low enough to prevent the depletion layer expanding from collector region, formed on the back surface of the drift region, toward a shell region from reaching the shell region.
    Type: Application
    Filed: December 22, 2010
    Publication date: June 30, 2011
    Applicant: FUJI ELECTRIC HOLDINGS CO., LTD.
    Inventor: Koh YOSHIKAWA
  • Publication number: 20110156093
    Abstract: The power transistor configured to be integrated into a trench-isolated thick layer SOI-technology with an active silicon layer with a thickness of about 50 ?m. The power transistor may have a lower resistance than the DMOS transistor and a faster switch-off behavior than the IGBT.
    Type: Application
    Filed: June 15, 2009
    Publication date: June 30, 2011
    Applicant: X-FAB SEMICONDUCTOR FOUNDRIES AG
    Inventor: Ralf Lerner
  • Patent number: 7968940
    Abstract: Double gate IGBT having both gates referred to a cathode in which a second gate is for controlling flow of hole current. In on-state, hole current can be largely suppressed. While during switching, hole current is allowed to flow through a second channel. Incorporating a depletion-mode p-channel MOSFET having a pre-formed hole channel that is turned ON when 0V or positive voltages below a specified threshold voltage are applied between second gate and cathode, negative voltages to the gate of p-channel are not used. Providing active control of holes amount that is collected in on-state by lowering base transport factor through increasing doping and width of n well or by reducing injection efficiency through decreasing doping of deep p well. Device includes at least anode, cathode, semiconductor substrate, n? drift region, first & second gates, n+ cathode region; p+ cathode short, deep p well, n well, and pre-formed hole channel.
    Type: Grant
    Filed: September 27, 2007
    Date of Patent: June 28, 2011
    Assignee: Anpec Electronics Corporation
    Inventor: Florin Udrea
  • Publication number: 20110140167
    Abstract: A method for forming a semiconductor device includes forming a nanotube region using a thin epitaxial layer formed on the sidewall of a trench in the semiconductor body. The thin epitaxial layer has uniform doping concentration. In another embodiment, a first thin epitaxial layer of the same conductivity type as the semiconductor body is formed on the sidewall of a trench in the semiconductor body and a second thin epitaxial layer of the opposite conductivity type is formed on the first epitaxial layer. The first and second epitaxial layers have uniform doping concentration. The thickness and doping concentrations of the first and second epitaxial layers and the semiconductor body are selected to achieve charge balance. In one embodiment, the semiconductor body is a lightly doped P-type substrate. A vertical trench MOSFET, an IGBT, a Schottky diode and a P-N junction diode can be formed using the same N-Epi/P-Epi nanotube structure.
    Type: Application
    Filed: February 9, 2011
    Publication date: June 16, 2011
    Applicant: ALPHA & OMEGA SEMICONDUCTOR, INC.
    Inventors: Hamza Yilmaz, Xiaobin Wang, Anup Bhalla, John Chen, Hong Chang
  • Publication number: 20110101417
    Abstract: A semiconductor device comprises a first base layer of a first conductivity type; a plurality of second base layers of a second conductivity type, provided on a part of a first surface of the first base layer; trenches formed on each side of the second base layers, and formed to be deeper than the second base layers; an emitter layer formed along the trench on a surface of the second base layers; a collector layer of the second conductivity type, provided on a second surface of the first base layer opposite to the first surface; an insulating film formed on an inner wall of the trench, the insulating film being thicker on a bottom of the trench than on a side surface of the trench; a gate electrode formed within the trench, and isolated from the second base layers and the emitter layer by the insulating film; and a space section provided between the second base layers adjacent to each other, the space section being deeper than the second base layers and being electrically isolated from the emitter layer and t
    Type: Application
    Filed: January 13, 2011
    Publication date: May 5, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tsuneo OGURA, Masakazu Yamaguchi, Tomoki Inoue, Hideaki Ninomiya, Koichi Sugiyama
  • Patent number: 7911024
    Abstract: The present invention provides a “collector-less” silicon-on-insulator (SOI) bipolar junction transistor (BJT) that has no impurity-doped collector. Instead, the inventive vertical SOI BJT uses a back gate-induced, minority carrier inversion layer as the intrinsic collector when it operates. In accordance with the present invention, the SOI substrate is biased such that an inversion layer is formed at the bottom of the base region serving as the collector. The advantage of such a device is its CMOS-like process. Therefore, the integration scheme can be simplified and the manufacturing cost can be significantly reduced. The present invention also provides a method of fabricating BJTs on selected areas of a very thin BOX using a conventional SOI starting wafer with a thick BOX. The reduced BOX thickness underneath the bipolar devices allows for a significantly reduced substrate bias compatible with the CMOS to be applied while maintaining the advantages of a thick BOX underneath the CMOS.
    Type: Grant
    Filed: February 17, 2010
    Date of Patent: March 22, 2011
    Assignee: International Business Machines Corporation
    Inventors: Herbert L. Ho, Mahender Kumar, Qiqing Ouyang, Paul A. Papworth, Christopher D. Sheraw, Michael D. Steigerwalt
  • Publication number: 20110062489
    Abstract: An improved power device with a self-aligned suicide and a method for fabricating the device are disclosed. An example power device is a vertical power device that includes contacts formed on gate and body contact regions by an at least substantially self-aligned silicidation (e.g., salicide) process. The example device may also include one or more sidewall spacers that are each at least substantially aligned between edges of the gate region and the body contact region. The body contact region may also be implanted into the device in at least substantial self-alignment to the sidewall spacer. The method may also include an at least substantially self-aligned silicon etch.
    Type: Application
    Filed: September 11, 2009
    Publication date: March 17, 2011
    Inventors: Donald R. Disney, Ognjen Milic
  • Publication number: 20110057202
    Abstract: According to the embodiments, a semiconductor device using SiC and having a high breakdown voltage, a low on-resistance, and excellent reliability is provided.
    Type: Application
    Filed: September 1, 2010
    Publication date: March 10, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Hiroshi KONO, Takashi Shinohe
  • Publication number: 20110018029
    Abstract: A semiconductor device includes a first trench and a second trench extending into a semiconductor body from a surface. A body region of a first conductivity type adjoins a first sidewall of the first trench and a first sidewall of the second trench, the body region including a channel portion adjoining to a source structure and being configured to be controlled in its conductivity by a gate structure. The channel portion is formed at the first sidewall of the second trench and is not formed at the first sidewall of the first trench. An electrically floating semiconductor zone of the first conductivity type adjoins the first trench and has a bottom side located deeper within the semiconductor body than the bottom side of the body region.
    Type: Application
    Filed: July 21, 2009
    Publication date: January 27, 2011
    Applicant: Infineon Technologies Austria AG
    Inventors: Frank Pfirsch, Maria Cotorogea, Franz Hirler, Franz-Josef Niedernostheide, Thomas Raker, Hans-Joachim Schulze, Hans Peter Felsl
  • Publication number: 20110012171
    Abstract: According to one embodiment, a semiconductor device includes a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type, a third semiconductor layer of the first conductivity type, and a first main electrode. The second semiconductor layer is provided on the first semiconductor layer. The third semiconductor layer is provided on the first semiconductor layer in contact with the second semiconductor layer and has an impurity concentration higher than an impurity concentration of the first semiconductor layer. The first main electrode includes a first metal layer and a second metal layer made of a metal different from a metal of the first metal layer. The first metal layer is connected to the second semiconductor layer. The second metal layer is connected to the third semiconductor layer.
    Type: Application
    Filed: July 7, 2010
    Publication date: January 20, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Masakazu KOBAYASHI
  • Publication number: 20100314659
    Abstract: A semiconductor device includes a first semiconductor layer and a second semiconductor layer of opposite conductivity type, a first epitaxial layer of the first conductivity type formed on sidewalls of the trenches, and a second epitaxial layer of the second conductivity type formed on the first epitaxial layer where the second epitaxial layer is electrically connected to the second semiconductor layer. The first epitaxial layer and the second epitaxial layer form parallel doped regions along the sidewalls of the trenches, each having uniform doping concentration. The second epitaxial layer has a first thickness and a first doping concentration and the first epitaxial layer and a mesa of the first semiconductor layer together having a second thickness and a second average doping concentration where the first and second thicknesses and the first doping concentration and second average doping concentrations are selected to achieve charge balance in operation.
    Type: Application
    Filed: June 12, 2009
    Publication date: December 16, 2010
    Applicant: ALPHA & OMEGA SEMICONDUCTOR, INC.
    Inventors: Hamza Yilmaz, Xiaobin Wang, Anup Bhalla, John Chen, Hong Chang
  • Patent number: 7851856
    Abstract: A semiconductor package may comprise a semiconductor substrate, a MOSFET device having a plurality cells formed on the substrate, and a source region common to all cells disposed on a bottom of the substrate. Each cell comprises a drain region on a top of the semiconductor device, a gate to control a flow of electrical current between the source and drain regions, a source contact proximate the gate; and an electrical connection between the source contact and source region. At least one drain connection is electrically coupled to the drain region. Source, drain and gate pads are electrically connected to the source region, drain region and gates of the devices. The drain, source and gate pads are formed on one surface of the semiconductor package. The cells are distributed across the substrate, whereby the electrical connections between the source contact of each device and the source region are distributed across the substrate.
    Type: Grant
    Filed: December 29, 2008
    Date of Patent: December 14, 2010
    Assignee: Alpha & Omega Semiconductor, Ltd
    Inventor: François Hébert
  • Patent number: 7843003
    Abstract: An insulated gate semiconductor device includes a one conductivity type semiconductor layer, a first operation part in a surface of the semiconductor layer and a second operation part in the surface of the semiconductor layer that is smaller in area than the first operation part. A first channel region and a first transistor of an opposite conductivity type are provided in the first operation part and a second channel region and a second transistor of the opposite conductivity type are provided in the second operation part. The first operation part is disposed around the second operation part. Accordingly, design rules for four corner portions can be made uniform and depletion layer spreading in corner portions at a peripheral edge of a channel region of an operation part in application of a reverse voltage is also made approximately uniform. Thus, stable VDSS breakdown voltage characteristics can be obtained.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: November 30, 2010
    Assignee: Sanyo Electric Co., Ltd
    Inventors: Mitsuhiro Yoshimura, Hiroko Inomata
  • Publication number: 20100276728
    Abstract: A structure of power semiconductor device having dummy cells around edge of active area is disclosed. The UIS test result of said improved structure shows that failed site after UIS test randomly located in active area which means avalanche capability of the semiconductor power device is enhanced by implementation of the dummy cells.
    Type: Application
    Filed: April 29, 2009
    Publication date: November 4, 2010
    Applicant: FORCE MOS TECHNOLOGY CO. LTD.
    Inventor: Fu-Yuan Hsieh
  • Publication number: 20100276729
    Abstract: IGBT 10 comprises an n+-type emitter region, an n?-type drift region, a p-type body region disposed between the emitter region and the drift region, a trench gate extending in the body region from the emitter region toward the drift region, and a projecting portion of an insulating material being in contact with a surface of the trench gate. At least a part of the projecting portion projects within the drift region.
    Type: Application
    Filed: December 2, 2008
    Publication date: November 4, 2010
    Applicants: KABUSHIKI KAISHA TOYOTA CHUO KENKYUSHO, TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Sachiko Aoi, Takahide Sugiyama, Takashi Suzuki, Akitaka Soeno, Tsuyoshi Nishiwaki
  • Patent number: 7816720
    Abstract: A trench MOSFET structure having improved avalanche capability is disclosed, wherein the source region is formed by performing source Ion Implantation through contact open region of a thick contact interlayer, and further diffused to optimize a trade-off between Rds and the avalanche capability. Thus, only three masks are needed in fabrication process, which are trench mask, contact mask and metal mask. Furthermore, said source region has a doping concentration along channel region lower than along contact trench region, and source junction depth along channel region shallower than along contact trench, and source doping profile along surface of epitaxial layer has Gaussian-distribution from trenched source-body contact to channel region.
    Type: Grant
    Filed: July 8, 2009
    Date of Patent: October 19, 2010
    Assignee: Force Mos Technology Co., Ltd.
    Inventor: Fu-Yuan Hsieh
  • Patent number: 7800183
    Abstract: A semiconductor device includes a substrate of a first conductivity type, a base region of a second conductivity type, a source region of the first conductivity type, a collector region of the second conductivity type, a trench gate, which is formed in a trench via a gate insulation film, an electrically conductive layer, which is formed within a contact trench that is formed through the source region, a source electrode, which is in contact with the electrically conductive layer and the source region, and a latch-up suppression region of the second conductivity type, which is formed within the base region, in contact with the electrically conductive layer, and higher in impurity concentration than the base region. The distance between the gate insulation film and the latch-up suppression region is not less than the maximum width of a depletion layer that is formed in the base layer by the trench gate.
    Type: Grant
    Filed: May 12, 2009
    Date of Patent: September 21, 2010
    Assignee: Mitsubishi Electric Corporation
    Inventors: Takahiro Okuno, Shigeru Kusunoki
  • Publication number: 20100230718
    Abstract: A semiconductor device has a first semiconductor layer of a first conductivity type and a second semiconductor layer of a second conductivity type complementary to the first conductivity type arranged in or on the first semiconductor layer. Further, the semiconductor device has a region of the first conductivity type arranged in the second semiconductor layer. A first electrode contacts the region of the first conductivity type and the second semiconductor layer. A first trench extends into the first semiconductor layer, and a voltage dependent short circuit diverter structure includes electrically conductive material arranged in the first trench and coupled to the first electrode and a highly-doped diverter region of the second conductivity type.
    Type: Application
    Filed: March 11, 2009
    Publication date: September 16, 2010
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Franz Hirler, Frank Dieter Pfirsch
  • Publication number: 20100230716
    Abstract: A semiconductor device includes: a drift layer of a first conductivity type; a base layer of a second conductivity type provided on the drift layer; an emitter layer of the first conductivity type provided in part of an upper portion of the base layer; a buffer layer of the first conductivity type provided below the drift layer; a high-resistance layer of the first conductivity type provided below the buffer layer; a collector layer of the second conductivity type provided in a partial region on a lower surface of the high-resistance layer; a contact layer of the first conductivity type provided in another partial region on the lower surface of the high-resistance layer; a trench gate electrode extending through the emitter layer and the base layer into the drift layer; and a gate insulating film provided between the emitter layer, the base layer, and the drift layer on one hand and the trench gate electrode on the other.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 16, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Tatsuo NAIJO
  • Publication number: 20100224909
    Abstract: A first well region of a second conductivity type is formed in the portion of the semiconductor layer of the first conductivity type located in an element portion in which a vertical element is disposed, while a second well region of the second conductivity type is formed in the portion of the semiconductor layer located in a peripheral portion surrounding the element portion. A field insulating film is formed on the portion of the semiconductor layer located in a field portion interposed between the element portion and the peripheral portion. A depletion stop region of the first conductivity type having an impurity concentration higher than that of the semiconductor layer is formed in a surface portion of the semiconductor layer located under at least the portion of the field insulating film adjacent to the peripheral portion.
    Type: Application
    Filed: May 19, 2010
    Publication date: September 9, 2010
    Applicant: PANASONIC CORPORATION
    Inventors: Kanji OOHARA, Takashi Miura
  • Publication number: 20100213505
    Abstract: A semiconductor device has a first semiconductor layer of a first conductivity type and a second semiconductor layer of a second conductivity type complementary to the first conductivity type arranged in or on the first semiconductor layer. The semiconductor device has a region of the first conductivity type arranged in the second semiconductor layer. A first electrode contacts the region of the first conductivity type and the second semiconductor layer. A trench extends into the first semiconductor layer, and a voltage dependent short circuit diverter structure has a highly-doped diverter region of the second conductivity type. This diverter region is arranged via an end of a channel region and coupled to a diode arranged in the trench.
    Type: Application
    Filed: February 26, 2009
    Publication date: August 26, 2010
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Franz Hirler, Frank Dieter Pfirsch
  • Publication number: 20100213506
    Abstract: A component arrangement including a MOS transistor having a field electrode is disclosed. One embodiment includes a gate electrode, a drift zone and a field electrode, arranged adjacent to the drift zone and dielectrically insulated from the drift zone by a dielectric layer a charging circuit, having a rectifier element connected between the gate electrode and the field electrode.
    Type: Application
    Filed: May 4, 2010
    Publication date: August 26, 2010
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Armin Willmeroth, Franz Hirler
  • Publication number: 20100207162
    Abstract: A vertical and trench type insulated gate MOS semiconductor device is provided in which the surfaces of p-type channel regions and the surfaces of portions of an n-type semiconductor substrate alternate in the longitudinal direction of the trench between the trenches arranged in parallel, and an n+-type emitter region selectively formed on the surface of the p-type channel region is wide by the side of the trench and becomes narrow toward the center point between the trenches. This enables the device to achieve low on-resistance and enhanced turn-off capability.
    Type: Application
    Filed: April 26, 2010
    Publication date: August 19, 2010
    Applicant: FUJI ELECTRIC SYSTEMS CO., LTD.
    Inventors: Koh YOSHIKAWA, Hiroki WAKIMOTO, Masahito OTSUKI
  • Patent number: 7772613
    Abstract: A normally-off type junction FET in which a channel resistance is reduced without lowering its blocking voltage is provided. In a junction FET formed with using a substrate made of silicon carbide, an impurity concentration of a channel region (second epitaxial layer) is made higher than an impurity concentration of a first epitaxial layer to be a drift layer. The channel region is formed of a first region in which a channel width is constant and a second region below the first region in which the channel width becomes wider toward the drain (substrate) side. A boundary between the first epitaxial layer and the second epitaxial layer is positioned in the second region in which the channel width becomes wider toward the drain (substrate) side.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: August 10, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Haruka Shimizu, Natsuki Yokoyama
  • Publication number: 20100187567
    Abstract: A semiconductor device includes a semiconductor substrate having a first surface and a second surface. A main region and a sensing region are formed on the first surface side of the semiconductor substrate. A RC-IGBT is formed in the main region and a sensing element for passing electric currents proportional to electric currents flowing through the RC-IGBT is formed in the sensing region. A collector region and a cathode region of the sensing element are formed on the second surface side of the semiconductor substrate. The collector region is located directly below the sensing region in a thickness direction of the semiconductor substrate. The cathode region is not located directly below the sensing region in the thickness direction.
    Type: Application
    Filed: January 26, 2010
    Publication date: July 29, 2010
    Applicant: DENSO CORPORATION
    Inventors: Hiromitsu Tanabe, Kenji Kouno, Yukio Tsuzuki, Shinji Amano
  • Publication number: 20100140657
    Abstract: A semiconductor device according to the invention includes n-type semiconductor substrate 1; trenches 15 formed in the surface portion of semiconductor substrate 1; a protruding semiconductor region between trenches 15; p-type base layer 2 in the protruding semiconductor region, p-type base layer 2 being positioned as deep as or shallower than trench 15; an n++-type emitter region or a source region in the surface portion of p-type base layer 2; gate insulator film 4a on the first side wall of the protruding semiconductor region; and gate electrode 6 on gate insulator film 4a. Trench 15 is from 0.5 ?m to 3.0 ?m deep and the short side of trench 15 is 1.0 ?m or longer. The short side of the protruding semiconductor region is from 0.5 ?m to 3.0 ?m long. Gate electrode 6 contains electrically conductive polycrystalline silicon as its main component. Gate electrode 6 is from 0.2 ?m to 1.0 ?m thick.
    Type: Application
    Filed: November 12, 2009
    Publication date: June 10, 2010
    Applicant: FUJI ELECTRIC HOLDINGS CO., LTD.
    Inventor: Manabu TAKEI
  • Publication number: 20100127306
    Abstract: Provided is a technology capable of improving a production yield of a semiconductor device having, for example, IGBG as a semiconductor element. After formation of an interconnect on the surface side of a semiconductor substrate, a supporting substrate covering the interconnect is bonded onto the interconnect. Then, a BG tape is overlapped and bonded onto the supporting substrate and the semiconductor substrate is ground from the backside. The BG tape is then peeled off and an impurity is introduced into the backside of the semiconductor substrate by ion implantation. Then, the supporting substrate is peeled off, followed by heat treatment of the semiconductor substrate.
    Type: Application
    Filed: December 22, 2009
    Publication date: May 27, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Hidekazu Okuda, Haruo Amada, Taizo Hashimoto
  • Patent number: 7709889
    Abstract: The present invention provides a semiconductor device (20) comprising a trench (5) formed in a semiconductor substrate formed of a stack (4) of layers (1,2,3), a layer (6) of a first, grown dielectric material covering sidewalls and bottom of the trench (5), the layer (6) including one or more notches (13) at the bottom of the trench (5) and one or more spacers (14) formed of a second, deposited dielectric material to fill the one or more notches (13) in the layer (6) formed of the first, grown dielectric material. The semiconductor device (20) according to the present invention shows improved breakdown voltage and on-resistance. The present invention furthermore provides a method for the manufacturing of such semiconductor devices (20).
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: May 4, 2010
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Peter Moens, Filip Bauwens, Joris Baele, Marnix Tack
  • Patent number: 7705396
    Abstract: In an embodiment of the present invention, a Trench MOSFET includes a trench region provided on a semiconductor substrate. The semiconductor substrate includes a P-type semiconductor substrate, a P-type semiconductor epitaxial layer, an N-type semiconductor body region, and a P-type semiconductor source diffusion. The substrate, the epitaxial layer, the body region, and the source diffusion are adjacently formed in this order. A P-type semiconductor channel region formed of a SiGe layer is provided on a bottom surface and a side wall of the trench region. This facilitates carrier movement in the channel region, reducing ON resistance of the Trench MOSFET. Thus, a Trench MOSFET allowing reduction in the ON resistance without reducing a breakdown voltage is realized.
    Type: Grant
    Filed: June 7, 2006
    Date of Patent: April 27, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Alberto O Adan