Patents Represented by Attorney Mills & Onello LLP
  • Patent number: 7930492
    Abstract: A memory system selectively sets signaling modes based on stack position information. The memory system includes a memory module having at least one semiconductor memory device and a memory controller configured to set a signaling mode based on stack position information of each of the semiconductor memory devices. A signaling between the memory controller and each of the semiconductor memory devices is performed in a differential signaling mode, and a signaling among the semiconductor memory devices is performed in a single-ended signaling mode. Accordingly, the memory system has reduced power consumption.
    Type: Grant
    Filed: January 4, 2008
    Date of Patent: April 19, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hoe-Ju Chung, Jung-Bae Lee, Joo-Sun Choi
  • Patent number: 7928492
    Abstract: A non-volatile memory integrated circuit device and a method fabricating the same are disclosed. The non-volatile memory integrated circuit device includes a semiconductor substrate, word and select lines, and a floating junction region, a bit line junction region and a common source region. The semiconductor substrate has a plurality of substantially rectangular field regions, and the short and long sides of each substantially rectangular field region are parallel to the row and column directions of a matrix, respectively.
    Type: Grant
    Filed: May 17, 2007
    Date of Patent: April 19, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hee-seog Jeon, Jeong-uk Han, Hyun-khe Yoo, Yong-kyu Lee
  • Patent number: 7928482
    Abstract: A gate structure includes a gate insulation layer pattern, a gate electrode, a first spacer and a protecting layer pattern. The gate insulation layer pattern is on a substrate. The gate electrode is on the gate insulation layer pattern, the gate electrode including a lower portion having a first width, a central portion having a second width smaller than the first width and an upper portion having a third width. The first spacer is on a lower sidewall of the gate electrode. The protecting layer pattern is on a central sidewall of the gate electrode.
    Type: Grant
    Filed: April 2, 2009
    Date of Patent: April 19, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Chul Sun, Jong-Pyo Kim
  • Patent number: 7922400
    Abstract: A multi-electrode system comprises a fiber support configured to hold at least one optical fiber and a set of electrodes disposed about the at least one optical fiber and configured to generate arcs between adjacent electrodes to generate a substantially uniform heated field to a circumferential outer surface of the at least one optical fiber. The electrodes can be disposed in at least a partial vacuum.
    Type: Grant
    Filed: March 1, 2010
    Date of Patent: April 12, 2011
    Assignee: 3SAE Technologies, Inc.
    Inventors: Brett Clark, Robert G. Wiley, Jared C. Meitzler, Clyde J. Troutman
  • Patent number: 7919350
    Abstract: An image sensor is formed by providing a semiconductor substrate having first, second and third pixel regions and first and second color filters disposed on their respective pixel regions. A photoresist layer is coated over the first and second color filters and the third color pixel region. The photoresist is removed from the first and second color filters, leaving a third color filter of substantially the same height as the first and second color filters. Micro lenses may then be formed on the color filters.
    Type: Grant
    Filed: August 25, 2006
    Date of Patent: April 5, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Hyun Cho, Jae-Ku Lee, Sun-Wook Heo
  • Patent number: 7913207
    Abstract: A method and an apparatus for verifying a logic circuit, capable of quicker operation, being applied to a logic gate-level or transistor-level circuit design, and verifying timing and analog signal characteristics of a signal. The logic circuit verification method includes a wave file generation stage and a logic circuit verification stage. The wave file generation stage generates a wave file that includes the waveforms of all nodes of the logic circuit using a design source file of the logic circuit. The stage of verification of the logic circuit verifies the logic circuit using a design reference file, which includes ideal operations of all the nodes of the logic circuit, and the wave file.
    Type: Grant
    Filed: January 4, 2007
    Date of Patent: March 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-ho Park, Jong-bae Lee, Moon-hyun Yoo, Ho Shim, Jin-won Kim
  • Patent number: 7910435
    Abstract: In a semiconductor device and a method of manufacturing the semiconductor device, the semiconductor device includes a conductive structure, first insulating layers and first conductive layer patterns. The conductive structure includes a first portion, second portions and third portions. The second portions extend in a first direction on the first portion. The second portions are spaced apart from one another in a second direction substantially perpendicular to the first direction. The third portions are provided on the second portions. The third portions are spaced apart from one another in the first and second directions. The first insulating layers cover sidewalls of the second portions. The first conductive layer patterns are provided on the first insulating layers.
    Type: Grant
    Filed: January 6, 2009
    Date of Patent: March 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hyoung-Seub Rhie
  • Patent number: 7906423
    Abstract: A semiconductor device includes a semiconductor package, a circuit board and an interval maintaining member. The semiconductor package has a body and a lead protruded from the body. The circuit board has a first land electrically connected to the lead. The interval maintaining member is interposed between the circuit board and the body. The interval maintaining member maintains an interval between the lead and the first land. Thus, an interval between the lead and the land is uniformly maintained, so that a thermal and/or mechanical reliability of the semiconductor device is improved.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: March 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyo-Jae Bang, Heui-Seog Kim, Dong-Chun Lee, Seong-Chan Han, Jung-Hyeon Kim
  • Patent number: 7905945
    Abstract: A fluid dispensing system includes a dispensing pump that receives a flow of material and a dispense tip coupled to the dispensing pump. The dispense tip delivers the material to a substrate. The fluid dispensing system further includes a vacuum unit that draws a vacuum on the material in the fluid dispensing system.
    Type: Grant
    Filed: October 3, 2008
    Date of Patent: March 15, 2011
    Assignee: DL Technology, LLC.
    Inventor: Jeffrey P. Fugere
  • Patent number: 7905938
    Abstract: A filter frame is removably attachable to a box fan. The filter frame is adapted for receiving a standard HVAC-style filter for removing contaminants from air flow induced by the fan. In this manner, a cost-effective means for filtering a flow of air is provided for residential and commercial settings. The filter frame is adaptable to a variety of standard box fan types of different styles and dimensions. The frame is configured to accommodate standard filters, such as those readily available from retail hardware stores and home centers.
    Type: Grant
    Filed: January 21, 2010
    Date of Patent: March 15, 2011
    Assignee: Zipwall, LLC
    Inventor: Jeffrey P. Whittemore
  • Patent number: 7897299
    Abstract: In an attenuated phase-shift mask (PSM) and a method of forming the same, a phase-shift layer and a light-shielding layer are sequentially stacked on a transparent substrate. The phase-shift layer and the light-shielding layer are sequentially removed from the substrate, to form a light-shielding pattern including a first opening and a phase-shift pattern including a second opening that is connected to the first opening and partially exposes the transparent substrate. Then, a transmitting portion is formed through the light-shielding pattern by partially removing the light-shielding pattern. The transmitting portion includes at least one portion of the phase-shift pattern on which a transmittance controller is formed. In one embodiment, the transmittance controller comprises a metal having a high absorption coefficient, and is formed through sputtering and diffusion processes.
    Type: Grant
    Filed: December 13, 2007
    Date of Patent: March 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gi-Sung Yoon, Hee-Bom Kim, Sun-Young Choi
  • Patent number: 7897424
    Abstract: A memory device includes a bit line, a reading word line, a bit line contact, an electrode, a writing word line and a contact tip. The bit line is formed on a substrate. The reading word line is formed over the bit line. The bit line contact is disposed between adjacent reading word lines. The electrode extends substantially in parallel to the reading word line and includes a conductive material being bent in response to an applied voltage. The writing word line is formed over the electrode and is separated from the electrode. The contact tip is formed at an end portion of the electrode and is separated from the reading and the writing word lines. The contact tip protrudes toward the reading word line or writing word line.
    Type: Grant
    Filed: February 13, 2008
    Date of Patent: March 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jin-Jun Park
  • Patent number: 7895846
    Abstract: An innovative oil observer for estimating oil concentration and oil amount in a refrigerant compressor in a vapor compression cycle is described. The invention ensures the safe operation of the compressor by ensuring that adequate lubricant is present in the compressor. This oil observer is based on oil models for components of air conditioning and refrigeration systems. Oil models for HVAC components estimate oil mass and refrigerant mass in each component. With all component oil models and heat exchanger observers which provide the estimation of inner geometric lengths of two-phase flow heat exchangers, a system-level oil observer is established by integrating all component models. Experimental testing has been conducted to verify the performance of this oil observer for steady state operation and dynamic processes. The invention has direct applications in residential and commercial air conditioning and refrigeration systems.
    Type: Grant
    Filed: October 21, 2009
    Date of Patent: March 1, 2011
    Assignee: Massachusetts Institute of Technology
    Inventors: Xiang-Dong He, H. Harry Asada, Tao Cheng
  • Patent number: 7893526
    Abstract: A semiconductor package apparatus comprises: at least one semiconductor chip; and a circuit board on which the semiconductor chip is installed, wherein at least one conductive plane for improving power and/or ground characteristics is positioned on a side of the semiconductor chip. In this manner, fabrication cost for the semiconductor package apparatus can be mitigated, and power and/or ground characteristics can be improved so as to readily control impedance of signal lines. As a result, reliability of the operation of the semiconductor package apparatus can be improved, and noise and malfunction can be prevented.
    Type: Grant
    Filed: July 30, 2008
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-ho Mun, Sun-won Kang, Seung-duk Baek
  • Patent number: 7893702
    Abstract: A semiconductor package testing apparatus comprises a test substrate that electrically tests a semiconductor package chip; a socket having an electrical contact between the test substrate and the semiconductor package; an insert block inserted into the socket, wherein the semiconductor package is mounted to the insert block; and a pusher that brings the socket into contact with the semiconductor package by compressing an upper part of the semiconductor package, wherein the pusher is multilevel-controlled to compress the semiconductor package by a predefined pressure according to a thickness of the semiconductor package.
    Type: Grant
    Filed: January 6, 2009
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Young-Chul Lee
  • Patent number: 7888798
    Abstract: In a semiconductor device and a method of forming the same, the semiconductor device comprises: a first insulating layer on an underlying contact region of the semiconductor device, the first insulating layer having an upper surface; a first conductive pattern in a first opening through the first insulating layer, an upper portion of the first conductive pattern being of a first width, an upper surface of the first conductive pattern being recessed relative to the upper surface of the first insulating layer so that the upper surface of the first conductive pattern has a height relative to the underlying contact region that is less than a height of the upper surface of the first insulating layer relative to the underlying contact region; and a second conductive pattern contacting the upper surface of the first conductive pattern, a lower portion of the second conductive pattern being of a second width that is less than the first width.
    Type: Grant
    Filed: April 2, 2008
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jongwon Hong, GeumJung Seong, Jongmyeong Lee, Hyunbae Lee, Bonghyun Choi
  • Patent number: 7888204
    Abstract: A method of manufacturing a non-volatile memory device is provided. The method includes forming isolation patterns defining an active region on a substrate, forming a floating gate pattern on the active region, and forming a gate line on the floating gate pattern. The floating gate pattern is self-aligned on the active region and has an impurity ion concentration that becomes relatively low as the floating gate pattern gets nearer to the active region.
    Type: Grant
    Filed: August 15, 2008
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Geun Jee, Ho-Min Son, Yong-Woo Hyung, Jae-Jong Han, Taek-Jin Lim
  • Patent number: 7888773
    Abstract: In a semiconductor integrated circuit device and a method of formation thereof, a semiconductor device comprises: a semiconductor substrate; an insulator at a top portion of the substrate, defining an insulator region; a conductive layer pattern on the substrate, the conductive layer pattern being patterned from a common conductive layer, the conductive layer pattern including a first pattern portion on the insulator in the insulator region and a second pattern portion on the substrate in an active region of the substrate, wherein the second pattern portion comprises a gate of a transistor in the active region; and a capacitor on the insulator in the insulator region, the capacitor including: a lower electrode on the first pattern portion of the conductive layer pattern, a dielectric layer pattern on the lower electrode, and an upper electrode on the dielectric layer pattern.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok-Jun Won, Jung-Min Park
  • Patent number: 7888667
    Abstract: A phase change memory device includes a mold layer disposed on a substrate, a heating electrode, a filling insulation pattern and a phase change material pattern. The heating electrode is disposed in an opening exposing the substrate through the mold layer. The heating electrode is formed in a substantially cylindrical shape, having its sidewalls conformally disposed on the lower inner walls of the opening. The filling insulation pattern fills an empty region surrounded by the sidewalls of the heating electrode. The phase change material pattern is disposed on the mold layer and downwardly extended to fill the empty part of the opening. The phase change material pattern contacts the top surfaces of the sidewalls of the heating electrode.
    Type: Grant
    Filed: January 9, 2008
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yoon-Jong Song, Se-Ho Lee, Ki-Nam Kim, Su-Youn Lee, Jae-Hyun Park
  • Patent number: 7883970
    Abstract: A semiconductor device having a decoupling capacitor and a method of fabricating the same are provided. The semiconductor device includes a semiconductor substrate having a cell region, a first peripheral circuit region, and a second peripheral circuit region. At least one channel trench is disposed in the cell region of the semiconductor substrate. At least one first capacitor trench is disposed in the first peripheral circuit region of the semiconductor substrate, and at least one second capacitor trench is disposed in the second peripheral circuit region of the semiconductor substrate. A gate electrode is disposed in the cell region of the semiconductor substrate and fills the channel trench. A first upper electrode is disposed in the first peripheral circuit region of the semiconductor substrate and fills at least the first capacitor trench. A second upper electrode is disposed in the second peripheral circuit region of the semiconductor substrate and fills at least the second capacitor trench.
    Type: Grant
    Filed: December 23, 2008
    Date of Patent: February 8, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Ki Kim, Jung-Hwa Lee, Ji-Young Kim