Patents Represented by Attorney W. James Brady, III
  • Patent number: 7164199
    Abstract: A microelectromechanical device package and a low-stress inducing method for packaging a microelectromechanical device are disclosed in this invention. The microelectromechanical device is accommodated within a cavity comprised by a first package substrate and a second substrate, wherein a third substrate is disposed between and bonded to both the microelectromechanical device lower semiconductor substrate and the package bottom substrate. The first and second package substrates are then bonded so as to package the microelectromechanical device inside.
    Type: Grant
    Filed: September 28, 2005
    Date of Patent: January 16, 2007
    Assignee: Texas Instruments Incorporated
    Inventor: Terry Tarn
  • Patent number: 7161521
    Abstract: According to an aspect of the present invention, different reference voltage levels are used for different stages of a multi-stage analog to digital converter (ADC). In one embodiment, the amplification and unity gain bandwidth (UGB) requirements in the first stage is reduced as a result.
    Type: Grant
    Filed: July 27, 2005
    Date of Patent: January 9, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Gautam Salil Nandi, Visvesvaraya A. Pentakota, Nitin Agarwal, Sandeep Kesrimal Oswal
  • Patent number: 7158279
    Abstract: A micromirror array comprises micromirrors of different properties for use particularly in display systems. Micromirrors of different properties can be arranged within the micromirror array according to a predetermined pattern, or randomly. However, it is advantageous to arrange the micromirrors with different properties within the micromirror array neither in complete order nor complete in random.
    Type: Grant
    Filed: October 19, 2004
    Date of Patent: January 2, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Satyadev Patel, Regis Grasser, Andrew Huibers, Peter Heureux
  • Patent number: 7157945
    Abstract: A window comparator comprising a single comparator circuit that has a positive input, a differential negative input, and an output, wherein limits of a window are defined by a reference voltage and a window condition is defined for a differential voltage between a positive input voltage and a negative input voltage so that the differential voltage is within the limits of the window; including a common mode voltage, a first set of two switched capacitors connected to the positive comparator input, a second set of two switched capacitors connected to the negative comparator input, a switching array capable of assuming a plurality of different switching conditions, and detecting the output of the comparator in relation to the switching conditions of the switching array.
    Type: Grant
    Filed: December 6, 2004
    Date of Patent: January 2, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Frank Ohnhauser, Mikael Badenius
  • Patent number: 7159002
    Abstract: An architecture for a biquad (70), second-order infinite impulse response (IIR) digital filter, that is capable of operating at maximum efficiency, is disclosed. The biquad (70) includes coefficient memory (50) and data memory (52), along with control circuitry (53) that loads values from these memories (50, 52) into a coefficient register (52) and a data register (54), respectively. A multiplier (55) multiplies the values in the coefficient register (52) and data register (54), with the resulting product being stored in a product register (58). An accumulator (59) adds successive product results to derive a new output value in each instance of the IIR filter. A shadow register (60) temporarily stores the output of the accumulator (59) from a previous instance, permitting this output to be stored in the data memory (52) at a later time in the sequence.
    Type: Grant
    Filed: August 29, 2003
    Date of Patent: January 2, 2007
    Assignee: Texas Instruments Incorporated
    Inventor: Srikanth Gurrapu
  • Patent number: 7157943
    Abstract: A switch mode power converter that limits the in-rush current at start-up and reduces the occurrence of output voltage overshoot over a range of switching frequencies. The converter includes at least one Soft-Start (SS)/Frequency-Select(FS) input, at least one oscillator enable input, and an oscillator having at least one control input. Soft-start programming is linked to the frequency selection of the converter. An external capacitor connected between the SS/FS input and ground is employed to program the soft-start time, and the switching frequency generated by the oscillator is selected via the state of the SS/FS input.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: January 2, 2007
    Assignee: Texas Instruments Incorporated
    Inventor: Christopher J. Sanzo
  • Patent number: 7154047
    Abstract: A substrate (300) for a package of high frequency semiconductor devices comprising a planar insulating substrate having a plurality of parallel, planar metal layers (301a, 301b, etc.) embedded in the insulator. The substrate further has at least one pair of parallel, metal-filled vias (302 and 303) traversing the substrate; the vias have a diameter and a distance from each other of at least this diameter. The metal in each via has a sheet-like extension (321a, 321b, etc.) in each of selected planes of said metal layers, resulting in an increased via-to-via capacitance so that the reflection of a high frequency signal is less than 10%.
    Type: Grant
    Filed: February 27, 2004
    Date of Patent: December 26, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Gregory E. Howard
  • Patent number: 7153443
    Abstract: A microstructure and the method for making the same are disclosed herein. The microstructure has structural members, at least one of which comprises an intermetallic compound. In making such a microstructure, a sacrificial material is employed. After completion of forming the structural layers, the sacrificial material is removed by a spontaneous vapor phase chemical etchant.
    Type: Grant
    Filed: March 18, 2004
    Date of Patent: December 26, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Jonathan Doan, Satyadev Patel
  • Patent number: 7151406
    Abstract: A method of operating a class D amplifier output stage that compensates for nonlinearity introduced by a residual load current during the dead time in the switching of the output stage. The amplifier output stage includes an input, a gate driver circuit, two output transistors, an output, and a current sensing circuit. The transistors are serially connected between the terminals of a power supply. A residual load current flows through the transistors when they are switched off. The gate driver circuit increases or decreases the duty cycles of signals driving the transistors based on the direction of the residual load current flowing through the transistors, thereby causing the duty cycle of the amplifier output to remain substantially constant and equal to the duty cycle of the amplifier input.
    Type: Grant
    Filed: March 15, 2005
    Date of Patent: December 19, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Eric Labbé
  • Patent number: 7151628
    Abstract: The spatial light modulator of the present invention comprises an array of micromirrors, each of which has a reflective deflectable mirror plate. A set of posts are provided for holding the mirror plates on a substrate, but not all micromirrors of the micromirror array have posts.
    Type: Grant
    Filed: October 19, 2005
    Date of Patent: December 19, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Peter Heureux
  • Patent number: 7151409
    Abstract: A programmable gain low noise amplifier includes a tail current transistor (Q3) having a source coupled to a first reference voltage (VDD) and a drain coupled to a tail current conductor (18) and, in a differential input embodiment, a plurality of pairs (Q4,5, Q7,8, Q10,11, Q13,14) of differentially coupled input transistors. Each pair includes a first input transistor having a gate coupled to a first input conductor (19A) and a drain coupled to a first output conductor (26A) and a second input transistor having a gate coupled to a second input conductor (19B), a source coupled to a source of the first transistor, and a drain coupled to a second output conductor (26B). The sources of the first and second input transistors of some or all of the pairs are selectively coupled to the tail current conductor (18) in it response to corresponding gain control signals (B1,2,3).
    Type: Grant
    Filed: July 26, 2004
    Date of Patent: December 19, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Myron J. Koen, Harish Venkataraman
  • Patent number: 7145831
    Abstract: A data synchronization arrangement is provided that is fail-safe at high speed and low power consumption, for exchanging clocked data between different clock domains running in a digital processing equipment at the same clock frequency but at an arbitrary relative phase shift. A register arrangement has a predetermined number of parallel registers, each register having a data input, a write clock input, a read clock input and a data output. A write select multiplexer has an input receiving a write clock signal from a first clock domain, one clock output for each of the parallel registers and connected to a write clock input of a respective register, and one write select input for each clock output. A read select multiplexer has an input receiving a read clock signal from a second clock domain, one clock output for each of the parallel registers and connected to a read clock input of a respective register, and one read select input for each clock output.
    Type: Grant
    Filed: March 3, 2005
    Date of Patent: December 5, 2006
    Assignee: Texas Instruments Deutschland, GmbH
    Inventors: Joerg Goller, Norbert Reichel
  • Patent number: 7145204
    Abstract: A semiconductor circuit for protecting an I/O pad against ESD events comprising a pMOS transistor (510) in a first n-well (511) having its source connected to Vdd and the first n-well, and its drain connected to the I/O pad; the transistor has a finger-shaped contact (513) to the first n-well. Further a finger-shaped diode (520) with its cathode (521) located in a second n-well and connected to the I/O pad, and its anode connected to ground. The anode is positioned between the cathode and the first n-well, whereby the finger-shaped anode and cathode are oriented approximately perpendicular to the finger-shaped transistor n-well contact. Further a third finger-shaped n-well (551) positioned between the first n-well and the diode, the third n-well connected to ground and approximately perpendicular to the first n-well contact, acting as a guard wall (550).
    Type: Grant
    Filed: April 15, 2005
    Date of Patent: December 5, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Charvaka Duvvury, Gianluca Boselli, John E. Kunz, Jr.
  • Patent number: 7142050
    Abstract: A class AD audio amplifier system (10) with improved recovery from clipping events is disclosed. The amplifier system (10) includes multiple audio channels (20), each of which can be constructed to include a pulse-width-modulator (PWM) (24). The PWM modulator (24) includes a pair of comparators (39A, 39B; 52+, 52?) that generate complementary PWM output signals based upon the comparison between a filtered difference signal and a reference waveform. Clip detection logic (26) is provided to detect clipping at the output of the channel (20), preferably by detecting successive edges of the reference waveform without an intervening edge of a PWM output signal. In response to detecting clipping, a first integrator (30; 45) is reset to remove residuals and to eliminate the first integrator (30; 45) from the loop filter of the modulator (24). A saturation level circuit (35) applies a clamping voltage, preferably in both clipping and non-clipping situations, to a second integrator (36; 47).
    Type: Grant
    Filed: October 12, 2004
    Date of Patent: November 28, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Lars Risbo
  • Patent number: 7138868
    Abstract: A method and circuit for trimming a current source packaged with a device can facilitate trimming of the current source without the need for additional pins or dual function pins, resulting in improved accuracy and/or simplified trimming techniques. An exemplary packaged device is configured with a trimming circuit comprising a current trimming network and a coupling circuit. An exemplary packaged device can comprise any op amp, current or voltage reference, and/or sensor device, and is configured with one or more monitor inputs. An exemplary current trimming network comprises a variable current source and a reference current source, wherein a magnitude of the variable current source can be compared to the magnitude of the reference current source. An exemplary coupling circuit is coupled between the current trimming network and the device and is configured for enabling and disabling connection of an output of the current trimming network and a monitor input of the device.
    Type: Grant
    Filed: August 11, 2004
    Date of Patent: November 21, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Stephen J. Sanchez, Daryl Hiser
  • Patent number: 7139988
    Abstract: A computer program (100, 200) encoded in a computer-programmable medium, and for causing a computer to perform circuit design. The code causes the computer to perform a set of steps. The steps comprise describing a first set of circuitry and describing a second set of circuitry. The steps also comprise describing a digital signal for passing from the first set of circuitry to the second set of circuitry and detecting (230) transitions of the digital signal with respect to a timing constraint (240) of at least a portion of the second set of circuitry. Lastly, the steps comprise, responsive to detecting metastability with respect to timing of a transition of the digital signal relative to the timing constraint of at least a portion of the second set of circuitry, forcing (160) the digital signal to a random value and passing the random value to the second set of circuitry.
    Type: Grant
    Filed: May 4, 2004
    Date of Patent: November 21, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Gary F. Chard, Osman Koyuncu, T-Pinn R. Koh, Steve Dondershine
  • Patent number: 7133396
    Abstract: In wireless communication arrangements that utilize a transmission period of time followed by a retransmission period of time, the utilization and effectiveness of retransmission communications can be advantageously increased by dynamically assigning desired communications to respective retransmission time slots of the retransmission period.
    Type: Grant
    Filed: July 7, 2000
    Date of Patent: November 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Timothy M. Schmidl, Anand G. Dabak, Mohammed Nafie
  • Patent number: 7131762
    Abstract: A method and apparatus for compensating for deficiency in the illumination light from a light source is provided, where the spectrum in the visible range of light from the light source is determined, and a deficiency at a wavelength or band of wavelengths in the visible range of light is determined therefrom, a color sequencing device is provided having a set of filters comprising red, green and blue filter segments, and an additional color balancing filter segment, and wherein a the color balancing segment is constructed so as to preferentially pass a band or bands of wavelengths, which band or bands are determined based on the determined deficiency of the light source.
    Type: Grant
    Filed: July 26, 2004
    Date of Patent: November 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Peter Richards, Andrew Huibers, Michel Combes
  • Patent number: 7133234
    Abstract: The present invention discloses an apparatus (160) comprising a common mode generator circuit (162) coupled to a current directing circuit adapted to provide current to a first write head connection node (170) and to a second write head connection node (172).
    Type: Grant
    Filed: July 8, 2003
    Date of Patent: November 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Bryan E. Bloodworth, Thomas Cougar Van Eaton
  • Patent number: 7129752
    Abstract: An improved level shifter circuit with AC feed-forward is disclosed. The integrated circuit device includes a first circuit part biased from a lower voltage supply and a second circuit part biased from a higher voltage supply. One of the circuit parts has an RS flip-flop with two complementary signal outputs and the other one has a signal input and a first and a second switching transistor. The first and the second switching transistors each have a current channel DC coupled in series with a respective cascode-connected transistor which is connected to a respective one of the signal outputs. One of these outputs is coupled to the input through a first feed-forward AC series circuit of an inverter and a first coupling capacitor, and the other output is coupled to the input through a second feed-forward AC circuit including a second coupling capacitor.
    Type: Grant
    Filed: January 24, 2005
    Date of Patent: October 31, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Erich Bayer