Patents Assigned to Advanced Analogic Technologies, Inc.
  • Publication number: 20090236683
    Abstract: A variety of isolation structures for semiconductor substrates include a trench formed in the substrate that is filled with a dielectric material or filled with a conductive material and lined with a dielectric layer along the walls of the trench. The trench may be used in combination with doped sidewall isolation regions. Both the trench and the sidewall isolation regions may be annular and enclose an isolated pocket of the substrate. The isolation structures are formed by modular implant and etch processes that do not include significant thermal processing or diffusion of dopants so that the resulting structures are compact and may be tightly packed in the surface of the substrate.
    Type: Application
    Filed: May 28, 2009
    Publication date: September 24, 2009
    Applicants: Advanced Analogic Technologies, Inc., Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Richard K. Williams, Donald Ray Disney, Wai Tien Chan, Jun-Wei Chen, HyungSik Ryu
  • Patent number: 7592228
    Abstract: In a trench-gated MOSFET including an epitaxial layer over a substrate of like conductivity and trenches containing thick bottom oxide, sidewall gate oxide, and conductive gates, body regions of the complementary conductivity are shallower than the gates, and clamp regions are deeper and more heavily doped than the body regions but shallower than the trenches. Zener junctions clamp a drain-source voltage lower than the FPI breakdown of body junctions near the trenches, but the zener junctions, being shallower than the trenches, avoid undue degradation of the maximum drain-source voltage. The epitaxial layer may have a dopant concentration that increases step-wise or continuously with depth. Chained implants of the body and clamp regions permits accurate control of dopant concentrations and of junction depth and position. Alternative fabrication processes permit implantation of the body and clamp regions before gate bus formation or through the gate bus after gate bus formation.
    Type: Grant
    Filed: June 13, 2006
    Date of Patent: September 22, 2009
    Assignees: Advanced Analogic Technologies, Inc., Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Richard K. Williams, Michael E. Cornell, Wai Tien Chan
  • Publication number: 20090225484
    Abstract: Devices, such as mobile devices, may be exposed to short circuit and output overload events. To protect against such events, mobile devices typically include current limit circuits. Some current limit circuits may involve user programmable function. User programmable function may need accurate current limit detectors. One approach to improving resolution and accuracy of current limit detectors using a single resistive device is to magnify the operating current range. Various embodiments of the present invention include devices and methods for detecting pre-programmed current limits.
    Type: Application
    Filed: March 10, 2009
    Publication date: September 10, 2009
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: John So
  • Publication number: 20090215237
    Abstract: A lateral trench MOSFET includes a trench containing a device segment and a gate bus segment. The gate bus segment of the trench is contacted by a conductive plug formed in a dielectric layer overlying the substrate, thereby avoiding the need for the conventional surface polysilicon bridge layer. The conductive plug is formed in a substantially vertical hole in the dielectric layer. The gate bus segment may be wider than the device segment of the trench. A method includes forming a shallow trench isolation (STI) while the conductive material in the trench is etched.
    Type: Application
    Filed: April 29, 2009
    Publication date: August 27, 2009
    Applicants: Advanced Analogic Technologies, Inc., Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Donald Ray Disney, Cho Chiu Ma
  • Publication number: 20090206402
    Abstract: A lateral trench DMOS device formed in a substrate of a first conductivity type includes a trench extending downward from a surface of the substrate, the trench lined with a dielectric layer and containing a gate electrode. The device includes a source region of a second conductivity type adjacent the surface of the substrate and a sidewall of the trench, a drain region of the second conductivity type adjacent the surface of the substrate and spaced apart from the source region, a body region of the first conductivity type adjacent the source region and the sidewall of the trench, a drift region of the second conductivity type adjacent the body region, the sidewall of the trench and the drain region; and a body contact region of the first conductivity type disposed in the body region and spaced apart from the source region.
    Type: Application
    Filed: February 15, 2008
    Publication date: August 20, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Donald Ray Disney
  • Publication number: 20090206808
    Abstract: A method for controlling a switching voltage regulator that includes generating a feedback voltage that is proportional to the output voltage of the voltage regulator; generating a voltage proportional to the duty-cycle of the inductor charging and discharging phases as a function of the difference between the feedback voltage and a reference voltage; and adding a dominate pole and two zeros to the function used to generate the voltage proportional to the duty-cycle of the inductor charging and discharging phases.
    Type: Application
    Filed: February 15, 2008
    Publication date: August 20, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Robert Wrathall
  • Publication number: 20090206397
    Abstract: A lateral trench DMOS device formed in a substrate of a first conductivity type includes a vertical trench lined with a dielectric layer and containing a gate electrode. A source region of a second conductivity is adjacent the surface of the substrate and a sidewall of the trench. A drain region of the second conductivity type is adjacent the surface of the substrate and spaced apart from the source region. A field oxide region is disposed at the surface of the substrate between the source region and the drain region and a drift region of the second conductivity type extends laterally from the trench sidewall to the drain region. A body region of a first conductivity type is disposed between the source region and the drift region, the body region adjacent the trench sidewall where the body region has a profile that is conformal to the field oxide region.
    Type: Application
    Filed: February 15, 2008
    Publication date: August 20, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Donald Ray Disney
  • Patent number: 7576391
    Abstract: All low-temperature processes are used to fabricate a variety of semiconductor devices in a substrate the does not include an epitaxial layer. The devices include a non-isolated lateral DMOS, a non-isolated extended drain or drifted MOS device, a lateral trench DMOS, an isolated lateral DMOS, JFET and depletion-mode devices, and P-N diode clamps and rectifiers and junction terminations. Since the processes eliminate the need for high temperature processing and employ “as-implanted” dopant profiles, they constitute a modular architecture which allows devices to be added or omitted to the IC without the necessity of altering the processes used to produce the remaining devices.
    Type: Grant
    Filed: November 5, 2007
    Date of Patent: August 18, 2009
    Assignee: Advanced Analogic Technologies, Inc.
    Inventors: Richard K. Williams, Donald Ray Disney, Wai Tien Chan
  • Patent number: 7576525
    Abstract: Charge storage devices (e.g., batteries or supercapacitors) need to be charged from time to time. In an apparatus, to protect a charge storage device as well as the supply used to charge it, the apparatus typically includes power loop control circuitry. One approach to implementing the power loop control employs a temperature sensor in combination with soft start circuitry in order to protect the circuitry from a rapidly increasing temperature when charge current increases. The soft start circuitry allows for controlled step-wise increase and regulation of the current. The approach preferably allows for selecting the number and resolution of such incremental steps. Various embodiments of the invention include devices and methods for controlling power and may take into account temperature in step-wise regulation of the charge current.
    Type: Grant
    Filed: May 16, 2007
    Date of Patent: August 18, 2009
    Assignee: Advanced Analogic Technologies, Inc.
    Inventors: John So, David Yen Wai Wong
  • Patent number: 7573105
    Abstract: A family of semiconductor devices is formed in a substrate that contains no epitaxial layer. In one embodiment the family includes a 5V CMOS pair, a 12V CMOS pair, a 5V NPN, a 5V PNP, several forms of a lateral trench MOSFET, and a 30V lateral N-channel DMOS. Each of the devices is extremely compact, both laterally and vertically, and can be fully isolated from all other devices in the substrate.
    Type: Grant
    Filed: October 30, 2007
    Date of Patent: August 11, 2009
    Assignees: Advanced Analogic Technologies, Inc., Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Richard K. Williams, Michael E. Cornell, Wai Tien Chen
  • Patent number: 7532448
    Abstract: Devices, such as mobile devices, may be exposed, to short circuit and output overload events. To protect against such events, mobile devices typically include current limit circuits. Some current limit circuits may involve user programmable function. User programmable function may need accurate current limit detectors. One approach to improving resolution and accuracy of current limit detectors using a single resistive device is to magnify the operating current range. Various embodiments of the present invention include devices and methods for detecting pre-programmed current limits.
    Type: Grant
    Filed: May 22, 2007
    Date of Patent: May 12, 2009
    Assignee: Advanced Analogic Technologies, Inc.
    Inventor: John So
  • Publication number: 20090102440
    Abstract: A buck-boost switching regulator includes two buck switches and two boost switches. Two ramp voltages VY and VY are generated. The voltage VY is compared to a voltage VEA1 that is proportional to the output of the switching regulator. This defines the duty cycle of the two buck switches. The voltage VX is compared to a voltage VEA2 that is inversely proportional to the output of the switching regulator. This defines the duty cycle of the two boost switches. The regulator seamlessly transitions between Buck, Boost and Buck-Boost modes depending on input and output conditions.
    Type: Application
    Filed: October 23, 2007
    Publication date: April 23, 2009
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: Charles Coles
  • Publication number: 20090102493
    Abstract: An integrated circuit product includes: 1) a package, 2) a semiconductor die mounted within the package, 3) a first terminal and a second terminal for connecting the integrated circuit product to an external circuit, 4) one or more bond wires for transferring a current received at the first terminal to the second terminal; and 5) a circuit included in the semiconductor die that measures a voltage difference attributable to the resistance of the bond wires to measure the magnitude of the current passing through the first terminal.
    Type: Application
    Filed: October 18, 2007
    Publication date: April 23, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventors: Donald Ray Disney, John S.K. So, David Yen Wai Wong
  • Publication number: 20090102439
    Abstract: A DC/DC voltage converter includes an inductive switching voltage regulator and a capacitive charge pump connected in series between the input and output terminals of the converter. The charge pump has a second input terminal connected to the input terminal of the converter. This reduces the series resistance in the current path by which charge is transferred from the capacitor in the charge pump to the output capacitor and thereby improves the ability of the converter to respond to rapid changes in current required by the load.
    Type: Application
    Filed: July 31, 2008
    Publication date: April 23, 2009
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: Richard K. Williams
  • Patent number: 7517748
    Abstract: A semiconductor substrate includes a pair of trenches filled with a dielectric material. Dopant introduced into the mesa between the trenches is limited from diffusing laterally when the substrate is subjected to thermal processing. Therefore, semiconductor devices can be spaced more closely together on the substrate, and the packing density of the devices can be increased. Also trench constrained doped region diffuse faster and deeper than unconstrained diffusions, thereby reducing the time and temperature needed to complete a desired depth diffusion. The technique may be used for semiconductor devices such as bipolar transistors as well as isolation regions that electrically isolate the devices from each other. In one group of embodiments, a buried layer is formed at an interface between an epitaxial layer and a substrate, at a location generally below the dopant in the mesa.
    Type: Grant
    Filed: August 15, 2005
    Date of Patent: April 14, 2009
    Assignees: Advanced Analogic Technologies, Inc., Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Richard K. Williams, Michael E. Cornell, Wai Tien Chan
  • Publication number: 20090059630
    Abstract: A DC/DC converter includes a pre-converter stage, which may include a charge pump, and a post-regulator stage, which may include a Buck converter. The duty factor of the post-regulator stage is controlled by a feedback path that extends from the output terminal of the DC/DC converter to an input terminal in the post-regulator stage. The pre-converter steps the input DC voltage up or down by a positive or negative integral or fractional value, and the post-regulator steps the voltage down by a variable amount depending on the duty factor at which the post-regulator is driven. The converter overcomes the problems of noise glitches, poor regulation, and instability, even near unity input-to-output voltage conversion ratios.
    Type: Application
    Filed: August 8, 2007
    Publication date: March 5, 2009
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: Richard K. Williams
  • Publication number: 20090045788
    Abstract: A SEPIC converter with over-voltage protection includes a high-side inductor that connects a node Vw to a node Vx. The node Vx is connected, in turn to ground by a power MOSFET. The node Vx is also connected to a node Vy by a first capacitor. The node Vy is connected to ground by a low-side inductor. A rectifier diode further connects the node Vy and a node Vout and an output capacitor is connected between the node Vout and ground. A PWM control circuit is connected to drive the power MOSFET. An over-voltage protection MOSFET connects an input supply to the PWM control circuit and the node Vw. A comparator monitors the voltage of the input supply. If that voltage exceeds a predetermined value Vref the comparator output causes the over-voltage protection MOSFET to disconnect the node Vw and the PWM control circuit from the input supply.
    Type: Application
    Filed: October 31, 2007
    Publication date: February 19, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventors: Richard K. Williams, Kevin D'Angelo, Charles Coles
  • Publication number: 20090039947
    Abstract: A multiple output DC-to-DC voltage converter using a new time-multiplexed-capacitor converter algorithm and related circuit topologies is herein disclosed. One embodiment of this invention includes a flying capacitor, a first output node, a second output node, and a switching network. The switching network configured to provide the following modes of circuit operation: 1) a first mode where the positive electrode of the flying capacitor is connected to an input voltage and the negative electrode of the flying capacitor is connected to ground; 2) a second mode where the negative electrode of the flying capacitor is connected to the input voltage and the positive electrode of the flying capacitor is connected to the first output node; and 3) a third mode where the positive electrode of the flying capacitor is connected to ground and the negative electrode of the flying capacitor is connected to the second output node.
    Type: Application
    Filed: August 8, 2007
    Publication date: February 12, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Richard K. Williams
  • Publication number: 20090039869
    Abstract: A cascode current sensor includes a main MOSFET and a sense MOSFET. The drain terminal of the main MOSFET is connected to a power device whose current is to be monitored, and the source and gate terminals of the main MOSFET are connected to the source and gate terminals, respectively, of the sense MOSFET. The drain voltages of the main and sense MOSFETs are equalized, in one embodiment by using a variable current source and negative feedback. The gate width of the main MOSFET is typically larger than the gate width of the sense MOSFET. Using the size ratio of the gate widths, the current in the main MOSFET is measured by sensing the magnitude of the current in the sense MOSFET. Inserting the relatively large MOSFET in the power circuit minimizes power loss.
    Type: Application
    Filed: August 8, 2007
    Publication date: February 12, 2009
    Applicant: Advanced Analogic Technologies, Inc.
    Inventor: Richard K. Williams
  • Publication number: 20090040794
    Abstract: A boost switching converter with multiple outputs includes an inductor is connected between an input supply (typically a battery) and a node Vx. A low-side switch connects the node Vx and ground. Two or more output stages are included. Each output stage includes a high-side switch and an output capacitor. Each output stage is connected to deliver electrical current to a respective load. A control circuit is connected to drive the low-side switch and high-side switches in a repeating sequence. The inductor is first charged and then discharged into each output stage. In effect, a series of different switching converters are provided, each with a different output voltage.
    Type: Application
    Filed: August 8, 2007
    Publication date: February 12, 2009
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Richard K. Williams