Abstract: A semiconductor package structure includes a first semiconductor die, a second semiconductor die, a third semiconductor die and an external contact. The second semiconductor die is disposed adjacent to the first semiconductor die. The third semiconductor die electrically connects the first semiconductor die and the second semiconductor die. The external contact is electrically connected to the third semiconductor die. An electrical path between the third semiconductor die and the external contact extends through a space between the first semiconductor die and the second semiconductor die.
Type:
Application
Filed:
December 27, 2019
Publication date:
July 1, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package and a method of manufacturing the same are provided. The semiconductor device package includes a circuit structure. The circuit structure includes a dielectric layer and a bonding pad. The dielectric layer has a first dielectric surface and a second dielectric surface opposite to the first dielectric surface, where the dielectric layer defines a recess in the first dielectric surface, and the recess includes a sidewall. The bonding pad is disposed in the recess, where a first pad surface of the bonding pad is adjacent to the first dielectric surface, a second pad surface of the bonding pad is adjacent to the second dielectric surface, and an edge of the bonding pad is spaced from the sidewall of the recess by a first distance.
Type:
Application
Filed:
December 30, 2019
Publication date:
July 1, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package includes a core layer, a conductive interconnect and a semiconductor chip. The core layer has a top surface and a bottom surface opposite to the top surface. The conductive interconnect penetrates through the core layer. The conductive interconnect has a top surface and a bottom surface respectively exposed from the top surface and the bottom surface of the core layer. The semiconductor chip is disposed on the top surface of the core layer. The semiconductor chip includes a conductive pad, and the top surface of the conductive interconnect directly contacts the conductive pad.
Type:
Application
Filed:
December 31, 2019
Publication date:
July 1, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A package structure includes a substrate, a first electronic component, a second electronic component, a third electronic component and a connection component. The substrate includes a first surface and a second surface opposite the first surface. The first electronic component is disposed at the substrate and has a first active surface exposed from the second surface of the substrate. The second electronic component includes a second active surface facing the first active surface of the first electronic component. The second active surface of the second electronic component is electrically connected to the first active surface of the first electronic component. The third electronic component includes a third active surface facing the first active face of the first electronic component. The connection component electrically connects the third active surface of the third electronic component to the first active surface of the first electronic component. The connection component has at least two bendings.
Type:
Application
Filed:
December 31, 2019
Publication date:
July 1, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a substrate, a first circuit layer and a second circuit layer. The first circuit layer is disposed on the substrate. The first circuit layer has a plurality of dielectric layers and a first through via penetrating the dielectric layers and electrically connected to the substrate. The second circuit layer is disposed on the first circuit layer. The second circuit layer has a plurality of dielectric layers and a second through via penetrating the dielectric layers and electrically connected to the first circuit layer.
Type:
Application
Filed:
December 31, 2019
Publication date:
July 1, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Ming-Fong JHONG, Chen-Chao WANG, Hung-Chun KUO
Abstract: A semiconductor package structure includes at least one first semiconductor die, at least one second semiconductor die and an encapsulant. The first semiconductor die has a first surface and includes a plurality of first pillar structures disposed adjacent to the first surface. The second semiconductor die is electrically connected to the first semiconductor die. The encapsulant covers the first semiconductor die and the second semiconductor die. A lower surface of the encapsulant is substantially coplanar with an end surface of each of the first pillar structures and a surface of the second semiconductor die.
Type:
Application
Filed:
December 19, 2019
Publication date:
June 24, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package includes a substrate having a first side and a second side opposite to the first side, a first type semiconductor die disposed on the first side of the substrate, a first compound attached to the first side and encapsulating the first type semiconductor die, and a second compound attached to the second side, causing a stress with respect to the first type semiconductor die in the first compound. A method for manufacturing the semiconductor package described herein is also disclosed.
Type:
Application
Filed:
December 23, 2019
Publication date:
June 24, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes an electronic component, an infrared blocking layer, an upper protection layer and a side protection layer. The infrared blocking layer includes a first portion disposed over the electronic component. The infrared blocking layer includes a second portion surrounding the electronic component. The first portion is integral with the second portion. The upper protection layer is disposed on the first portion of the infrared blocking layer. The side protection layer is disposed on the second portion of the infrared blocking layer. The upper protection layer and the side protection layer are formed of different materials.
Type:
Application
Filed:
December 17, 2019
Publication date:
June 17, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor heat dissipation structure includes a first semiconductor device including a first active surface and a first back surface opposite to the first active surface, a second semiconductor device including a second active surface and a second back surface opposite to the second active surface, a first heat conductive layer embedded in the first back surface of the first semiconductor device, a second heat conductive layer embedded in the second back surface of the second semiconductor device, and a third heat conductive layer disposed adjoining the first heat conductive layer and extending to the first active surface of the first semiconductor device. The first back surface of the first semiconductor device and the second back surface of the second semiconductor device are in contact with each other. At least a portion of the first heat conductive layer are in contact with the second heat conductive layer.
Type:
Application
Filed:
December 17, 2019
Publication date:
June 17, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Ya Fang CHAN, Yuan-Feng CHIANG, Po-Wei LU
Abstract: An optical module includes a carrier, a light emitter disposed on the carrier, a light detector disposed on the carrier, and a housing disposed on the carrier. The housing defines a first opening that exposes the light emitter and a second opening that exposes the light detector. The optical module further includes a first light transmission element disposed on the first opening and a second light transmission element disposed on the second opening. A first opaque layer is disposed on the first light transmission element, the first opaque layer defining a first aperture, and a second opaque layer disposed on the second light transmission element, the second opaque layer defining a second aperture.
Type:
Application
Filed:
February 26, 2021
Publication date:
June 17, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Hsin-Ying HO, Ying-Chung CHEN, Lu-Ming LAI
Abstract: A semiconductor device includes: a substrate having a first surface and a second surface opposite to the first surface; an electronic component disposed on the first surface of the substrate; a sensor disposed adjacent to the second surface of the substrate; an electrical contact disposed on the first surface of the substrate; and a package body exposing a portion of the electrical contact.
Type:
Application
Filed:
February 19, 2021
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Chih-Ming HUNG, Meng-Jen WANG, Tsung-Yueh TSAI, Jen-Kai OU
Abstract: A semiconductor device package includes a redistribution structure, a conductive substrate stacked on the redistribution structure and an encapsulant encapsulating the redistribution structure and the conductive substrate. The encapsulant encapsulates a side surface of the conductive substrate. A method for manufacturing an electronic device package includes: providing a carrier, forming a redistribution structure on the carrier, mounting a conductive substrate on a first surface of the redistribution structure, forming a first encapsulant to encapsulate the first surface of the redistribution structure and a side surface of the conductive substrate, and removing the carrier.
Type:
Application
Filed:
December 4, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a substrate, a first encapsulant and a second encapsulant. The substrate has an optical region and a surface-mount technology (SMT) device region. The first encapsulant includes a first portion disposed on the optical region and covers the optical region and a second portion disposed on the SMT device region and covers the SMT device region. The second encapsulant is disposed on the substrate and covers at least a portion of the second portion of the first encapsulant and a portion of the first portion of the first encapsulant.
Type:
Application
Filed:
February 22, 2021
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package structure includes a first semiconductor device and a second semiconductor device. The first semiconductor device includes a substrate and a circuit. The substrate has a first portion and a second portion. A first thickness of the first portion is greater than a second thickness of the second portion. The circuit is disposed on the second portion of the substrate. The second semiconductor device is disposed on the circuit of the first semiconductor device.
Type:
Application
Filed:
December 10, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A wiring structure includes a first dielectric layer, a first circuit layer, a second dielectric layer and a conductive via. The first dielectric layer defines at least one through hole. The first circuit layer is disposed on the first dielectric layer. The second dielectric layer is disposed on the first dielectric layer to cover the first circuit layer, wherein a first portion of the second dielectric layer is disposed in the through hole of the first dielectric layer. The conductive via extends through the first portion of the second dielectric layer in the through hole of the first dielectric layer, and is electrically isolated from the first circuit layer.
Type:
Application
Filed:
December 10, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A substrate structure includes a substrate, an encapsulating layer and a redistribution structure. The substrate has a first surface. The encapsulating layer surrounds the substrate and has a first surface. The redistribution structure is disposed on the first surface of the substrate and the first surface of the encapsulating layer. A gap exists in elevation between the first surface of the substrate and the first surface of the encapsulating layer.
Type:
Application
Filed:
December 5, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package structure includes a carrier, an electronic device, a spacer, a transparent panel, and a conductive wire. The electronic device has a first surface and an optical structure on the first surface. The spacer is disposed on the first surface to enclose the optical structure of the electronic device. The transparent panel is disposed on the spacer. The conductive wire electrically connects the electronic device to the carrier and is exposed to air.
Type:
Application
Filed:
December 4, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a lower-density substrate and a higher-density substrate. The higher-density substrate is attached to the lower-density substrate. The higher-density substrate has a first interconnection layer and a second interconnection layer disposed over the first interconnection layer. A thickness of the first interconnection layer is different from a thickness of the second interconnection layer.
Type:
Application
Filed:
December 6, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Fu-Chen CHU, Hung-Chun KUO, Chen-Chao WANG
Abstract: A semiconductor device package includes a redistribution layer (RDL), a semiconductor device, a transceiver, and a capacitor. The RDL has a first surface and a second surface opposite to the first surface. The semiconductor device is disposed on the first surface of the RDL. The transceiver is disposed on the second surface of the RDL. The capacitor is disposed on the second surface of the RDL. The semiconductor device has a first projected area and the capacitance has a second projected area. The first projected area overlaps with the second projected area.
Type:
Application
Filed:
December 4, 2019
Publication date:
June 10, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Cheng-Yuan KUNG, Hung-Yi LIN, Chang-Yu LIN
Abstract: A semiconductor package structure includes a semiconductor die, at least one wiring structure, a metal support, a passive element, a plurality of signal vias, and a plurality of thermal structures. The semiconductor die has an active surface. The at least one wiring structure is electrically connected to the active surface of the semiconductor die. The metal support is used for supporting the semiconductor die. The passive element is electrically connected to the semiconductor die. The signal vias are electrically connecting the passive element and the semiconductor die. The thermal structures are connected to the passive element, and the thermal structures are disposed on a periphery of the at least one wiring structure.
Type:
Application
Filed:
February 11, 2021
Publication date:
June 3, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.