Patents Assigned to Advanced Semiconductor Engineering
  • Publication number: 20200335431
    Abstract: A semiconductor device package includes a copper lead frame, a copper oxide compound layer and an encapsulant. The copper oxide compound layer is in contact with a surface of the copper lead frame. The copper oxide compound layer includes a copper(II) oxide, and a thickness of the copper oxide compound layer is in a range from about 50 nanometers to about 100 nanometers. The encapsulant is in contact with a surface of the copper oxide compound layer.
    Type: Application
    Filed: July 6, 2020
    Publication date: October 22, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Min-Fong SHU, Yi-Hsiu TSENG
  • Publication number: 20200328322
    Abstract: An optical module and a method of manufacturing an optical module are provided. The optical module includes a carrier, an electronic component, a lid, a diffuser and a bonding layer. The electronic component is disposed on the carrier. The lid is disposed on the carrier. The lid has a first cavity to accommodate the electronic component. The lid defines a first aperture over the first cavity. The diffuser is disposed within the first aperture. The bonding layer is disposed between the diffuser and a sidewall of the first aperture.
    Type: Application
    Filed: April 15, 2019
    Publication date: October 15, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Hsiang-Chen TSAI, Lu-Ming LAI, Hsun-Wei CHAN, Ying-Chung CHEN
  • Publication number: 20200313626
    Abstract: A power amplifier circuit includes a first transistor, a second transistor and a bias circuit. The first transistor has a base configured to receive a first signal. The second transistor has an emitter connecting to a collector of the first transistor and a collector configured to output a second signal. The bias circuit is coupled to the first transistor and the second transistor. The bias circuit is configured to provide a direct current (DC) voltage at the collector of the second transistor about twice a DC voltage at the collector of the first transistor. The bias circuit is configured to provide an alternating current (AC) or radio frequency (RF) voltage at the collector of the second transistor about twice an AC or RF voltage at the collector of the first transistor.
    Type: Application
    Filed: March 26, 2019
    Publication date: October 1, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Jaw-Ming DING
  • Publication number: 20200312730
    Abstract: A semiconductor package structure includes a substrate, a semiconductor sensor, a lid and an air-permeable film. The semiconductor sensor is disposed on the substrate. The lid covers the semiconductor sensor and defines a through hole. The air-permeable film covers the through hole of the lid and has a first surface. The first surface is hydrophilic.
    Type: Application
    Filed: April 1, 2019
    Publication date: October 1, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Yu-Ming CHEN, Yu-Sung LIN, Tai-Hung KUO
  • Publication number: 20200312733
    Abstract: A semiconductor package structure includes a substrate having a first surface and a second surface opposite to the first surface; a first encapsulant disposed on the first surface of the substrate, and defining a cavity having a sidewall, wherein an accommodating space is defined by the sidewall of the cavity of the first encapsulant and the substrate, and the accommodating space has a volume capacity; and a connecting element disposed adjacent to the first surface of the substrate and in the cavity, wherein a volume of the connecting element is substantially equal to the volume capacity of the accommodating space.
    Type: Application
    Filed: March 29, 2019
    Publication date: October 1, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chang-Lin YEH, Jen-Chieh KAO, Sheng-Yu CHEN, Yu-Chang CHEN, Yu-Chang CHEN
  • Publication number: 20200303334
    Abstract: A semiconductor device and a semiconductor package including the same are provided. The semiconductor device includes a semiconductor element; a protective layer disposed adjacent to the surface of the semiconductor element, the protective layer defining an opening to expose the semiconductor element; a first bump disposed on the semiconductor element; and a second bump disposed onto the surface of the protective layer. The first bump has a larger cross-section surface area than the second bump.
    Type: Application
    Filed: March 22, 2019
    Publication date: September 24, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Wei-Wei LIU, Huei-Siang WONG
  • Publication number: 20200303335
    Abstract: A semiconductor device package includes a first electronic device and a second electronic device. The first electronic device includes a first redistribution layer (RDL) including a circuit layer. The second electronic device is disposed on the first RDL of the first electronic device. The second electronic device includes an encapsulant and a patterned conductive layer. The encapsulant has a first surface facing the first RDL of the first electronic device, and a second surface opposite to the first surface. The patterned conductive layer is disposed at the second surface of the encapsulant, and is configured to be electrically coupled to the circuit layer of the first RDL of the first electronic device.
    Type: Application
    Filed: March 19, 2019
    Publication date: September 24, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Ming Hsien CHU, Chi-Yu WANG
  • Publication number: 20200303294
    Abstract: A semiconductor device package includes a carrier provided with a first conductive element, a second conductive element arranged on a semiconductor disposed on the carrier, and a second semiconductor device disposed on and across the first conductive element and the first semiconductor device, wherein the first conductive element having a surface that is substantially coplanar with a surface of the second conductive element.
    Type: Application
    Filed: March 19, 2019
    Publication date: September 24, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chih-Hsin CHANG, Tsu-Hsiu WU, Tsung-Yueh TSAI
  • Publication number: 20200296827
    Abstract: A semiconductor package device includes a first dielectric layer, a first interconnection layer, a second interconnection layer, and a second dielectric layer. The first dielectric layer has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The first interconnection layer is within the first dielectric layer. The second interconnection layer is on the second surface of the first dielectric layer and extends from the second surface of the first dielectric layer into the first dielectric layer to electrically connect to the first interconnection layer. The second dielectric layer covers the second surface and the lateral surface of the first dielectric layer and the second interconnection layer.
    Type: Application
    Filed: May 29, 2020
    Publication date: September 17, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Ming-Ze LIN, Chia Ching CHEN, Yi Chuan DING
  • Publication number: 20200294964
    Abstract: A semiconductor package structure includes a conductive structure, a first semiconductor chip, a second semiconductor chip, a first encapsulant and an upper semiconductor chip. The first semiconductor chip is electrically connected to the conductive structure. The first semiconductor chip includes at least one first conductive element disposed adjacent to a second surface thereof. The second semiconductor chip is electrically connected to the conductive structure and disposed next to the first semiconductor chip. The second semiconductor chip includes at least one second conductive element disposed adjacent to a second surface thereof. The first encapsulant is disposed on the conductive structure to cover the first semiconductor chip and the second semiconductor chip. The first conductive element and the second conductive element are exposed from the first encapsulant.
    Type: Application
    Filed: March 14, 2019
    Publication date: September 17, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Fan-Yu MIN, Chao-Hung WENG, Wei-Hang TAI, Chen-Hung LEE, Yu-Yuan YEH
  • Publication number: 20200294929
    Abstract: An interconnection structure includes a first dielectric layer and a second dielectric layer. The second dielectric layer is disposed on the first dielectric layer. The second dielectric layer has a first surface and a second surface, both facing toward the first dielectric layer. The first surface of the second dielectric layer is recessed from the second surface of the second dielectric layer and defines a recess. A portion of the first dielectric layer is disposed within the recess.
    Type: Application
    Filed: March 14, 2019
    Publication date: September 17, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Wen-Long LU
  • Publication number: 20200283288
    Abstract: The present disclosure relates to a semiconductor device package. The semiconductor device package includes a substrate, a support structure, an electronic component and an adhesive. The support structure is disposed on the substrate. The electronic component is disposed on the support structure. The adhesive is disposed between the substrate and the electronic component and covers the support structure. A hardness of the support structure is less than a hardness of the electronic component.
    Type: Application
    Filed: May 27, 2020
    Publication date: September 10, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Ming Yen LEE, Chia-Hao SUNG, Ching-Han HUANG, Yu-Hsuan TSAI
  • Publication number: 20200279804
    Abstract: A wiring structure includes an upper conductive structure, a lower conductive structure, an intermediate layer and at least one lower through via. The upper conductive structure includes at least one upper dielectric layer and at least one upper circuit layer in contact with the upper dielectric layer. The lower conductive structure includes at least one lower dielectric layer and at least one lower circuit layer in contact with the lower dielectric layer. The intermediate layer is disposed between the upper conductive structure and the lower conductive structure and bonds the upper conductive structure and the lower conductive structure together. The lower through via extends through at least a portion of the lower conductive structure and the intermediate layer, and is electrically connected to the upper circuit layer of the upper conductive structure.
    Type: Application
    Filed: February 28, 2019
    Publication date: September 3, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Wen Hung HUANG, Huei-Shyong CHO, Jhao-Yang CHEN
  • Publication number: 20200279815
    Abstract: A wiring structure includes a conductive structure, a surface structure and at least one through via. The conductive structure includes at least one dielectric layer and at least one circuit layer in contact with the dielectric layer. The surface structure is disposed adjacent to a top surface of the conductive structure. The through via extends through the surface structure and extending into at least a portion of the conductive structure.
    Type: Application
    Filed: February 28, 2019
    Publication date: September 3, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Wen Hung HUANG, Yan Wen CHUNG, Huei-Shyong CHO
  • Publication number: 20200279796
    Abstract: A semiconductor package device includes a leadframe, a first die and a package body. The leadframe includes a first die paddle and a lead. The first die paddle has a first surface and a second surface opposite to the first surface. The first die is disposed on the first surface of the first die paddle. The package body covers the first die and at least a portion of the first surface of the first die paddle and exposing the lead. The package body has a first surface and a second surface opposite to the first surface. The second surface of the package body is substantially coplanar with the second surface of the first die paddle. The lead extends from the second surface of the package body toward the first surface of the package body. A length of the lead is greater than a thickness of the package body.
    Type: Application
    Filed: May 19, 2020
    Publication date: September 3, 2020
    Applicant: Advanced Semiconductor Engineering Korea, Inc.
    Inventors: Junyoung YANG, Sangbae PARK
  • Publication number: 20200279788
    Abstract: The present disclosure provides a semiconductor substrate, including a first patterned conductive layer, a dielectric structure on the first patterned conductive layer, wherein the dielectric structure having a side surface, a second patterned conductive layer on the dielectric structure and extending on the side surface, and a third patterned conductive layer on the second patterned conductive layer and extending on the side surface. The present disclosure provides a semiconductor package including the semiconductor substrate. A method for manufacturing the semiconductor substrate and the semiconductor package is also provided.
    Type: Application
    Filed: May 19, 2020
    Publication date: September 3, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Cheng-Lin HO, Chih-Cheng LEE
  • Publication number: 20200279814
    Abstract: A wiring structure includes an upper conductive structure, a lower conductive structure, an intermediate layer and at least one through via. The upper conductive structure includes at least one upper dielectric layer and at least one upper circuit layer in contact with the upper dielectric layer. The lower conductive structure includes at least one lower dielectric layer and at least one lower circuit layer in contact with the lower dielectric layer. The intermediate layer is disposed between the upper conductive structure and the lower conductive structure and bonds the upper conductive structure and the lower conductive structure together. The through via extends through the upper conductive structure, the intermediate layer and the lower conductive structure.
    Type: Application
    Filed: February 28, 2019
    Publication date: September 3, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Wen Hung HUANG, Meng-Kai SHIH, Wei-Hong LAI, Wei Chu SUN
  • Publication number: 20200271942
    Abstract: According to various embodiments, a collimator includes a substrate defining a plurality of channels through the substrate. The substrate includes a first surface and a second surface opposite the first surface. Each of the channels includes a first aperture exposed from the first surface, a second aperture between the first surface and the second surface, and a third aperture exposed from the second surface. The first aperture and the third aperture are larger than the second aperture.
    Type: Application
    Filed: May 11, 2020
    Publication date: August 27, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Yuan-Feng CHIANG, Tsung-Tang TSAI, Min Lung HUANG
  • Publication number: 20200273722
    Abstract: A semiconductor package structure includes a first insulating layer, a first conductive layer, a multi-layered circuit structure, a protection layer, and a semiconductor chip electrically connected to the multi-layered circuit structure. The first insulating layer defines a first through hole extending through the first insulating layer. The first conductive layer includes a conductive pad disposed in the first through hole and a trace disposed on an upper surface of the first insulating layer. The multi-layered circuit structure is disposed on an upper surface of the first conductive layer. The multi-layered circuit structure includes a bonding region disposed on the conductive pad of the first conductive layer and an extending region disposed on the trace of the first conductive layer. The protection layer covers the upper surface of the first insulating layer and the extending region of the multi-layered circuit structure, and exposes the bonding region of the multi-layered circuit structure.
    Type: Application
    Filed: May 8, 2020
    Publication date: August 27, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Wen Hung HUANG, Yan Wen CHUNG
  • Publication number: 20200273724
    Abstract: A method for manufacturing a semiconductor package structure includes providing a semiconductor chip, encapsulating the semiconductor chip via a package body, the package body having a first surface opposite to a second surface, and coating a first self-assembled monolayer (SAM) over the first surface and the second surface of the package body.
    Type: Application
    Filed: February 25, 2019
    Publication date: August 27, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Huang Han CHEN, Ping-Feng YANG