Patents Assigned to Advanced Semiconductor Engineering
-
Publication number: 20180047651Abstract: The present disclosure relates to wafer level packages including one or more semiconductor dies and a method of manufacturing the same. A method comprises: providing a carrier having a predetermined area, disposing a semiconductor device on the predetermined area, and forming a sacrificial wall on a periphery of the predetermined area.Type: ApplicationFiled: August 11, 2017Publication date: February 15, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shao-An CHEN, Po-Wei LU, Ming Tsung SHEN, Yu-Tzu PENG
-
Publication number: 20180033719Abstract: A semiconductor substrate includes: (1) a first dielectric structure having a first surface and a second surface opposite the first surface; (2) a second dielectric structure having a third surface and a fourth surface opposite the third surface, wherein the fourth surface faces the first surface, the second dielectric structure defining a through hole extending from the third surface to the fourth surface, wherein a cavity is defined by the through hole and the first dielectric structure; (3) a first patterned conductive layer, disposed on the first surface of the first dielectric structure; and (4) a second patterned conductive layer, disposed on and contacting the second surface of the first dielectric structure and including at least one conductive trace, wherein the first dielectric structure defines at least one opening, and a periphery of the opening corresponds to a periphery of the through hole of the second dielectric structure.Type: ApplicationFiled: October 4, 2017Publication date: February 1, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Li-Chuan TSAI, Chih-Cheng LEE
-
Publication number: 20180019175Abstract: A semiconductor package device includes a first die having a first surface and a second surface opposite to the first surface, and a first adhesive layer disposed on the first surface of the first die. The semiconductor package device further includes an encapsulant layer encapsulating the first die and the first adhesive layer, and a first conductive via disposed in the first adhesive layer and electrically connected to the first die.Type: ApplicationFiled: July 13, 2017Publication date: January 18, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Bernd Karl APPELT, Kay Stefan ESSIG
-
Publication number: 20180017741Abstract: An optical module includes a carrier, a light emitter disposed on the carrier, a light detector disposed on the carrier, and a housing disposed on the carrier. The housing defines a first opening that exposes the light emitter and a second opening that exposes the light detector. The optical module further includes a first light transmission element disposed on the first opening and a second light transmission element disposed on the second opening. A first opaque layer is disposed on the first light transmission element, the first opaque layer defining a first aperture, and a second opaque layer disposed on the second light transmission element, the second opaque layer defining a second aperture.Type: ApplicationFiled: July 6, 2017Publication date: January 18, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Hsin-Ying HO, Ying-Chung CHEN, Lu-Ming LAI
-
Publication number: 20180019221Abstract: A semiconductor package device includes a first die, an adhesive layer, and an encapsulant layer. The first die comprises a first electrode at a first surface of the first die and a second electrode at a second surface of the first die opposite to the first surface of the first die. The adhesive layer is disposed on the first surface of the first die. The encapsulant layer encapsulates the first die and the adhesive layer, wherein substantially an entire surface of the second electrode is exposed from the encapsulant layer.Type: ApplicationFiled: July 13, 2017Publication date: January 18, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Bernd Karl APPELT, Kay Stefan ESSIG, Chi-Tsung CHIU
-
Publication number: 20180005846Abstract: A substrate includes a dielectric layer having a first surface and a second surface opposite to the first surface, a first circuit layer and at least one second conductive element. The first circuit layer is disposed adjacent to the first surface of the dielectric layer, and includes at least one trace and at least one first conductive element connected to the trace. The first conductive element does not extend through the dielectric layer. The second conductive element extends through the dielectric layer. An area of an upper surface of the second conductive element is substantially equal to an area of an upper surface of the first conductive element.Type: ApplicationFiled: June 22, 2017Publication date: January 4, 2018Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Li Chuan TSAI, Chih-Cheng LEE, Cheng-Lin HO
-
Publication number: 20170365542Abstract: A semiconductor device package includes a first conductive base, a first semiconductor die, a dielectric layer, a first patterned conductive layer, and a second patterned conductive layer. The first conductive base defines a first cavity. The first semiconductor die is on a bottom surface of the first cavity. The dielectric layer covers the first semiconductor die, the first surface and the second surface of the first conductive base and fills the first cavity. The first patterned conductive layer is on a first surface of the dielectric layer. The second patterned conductive layer is on a second surface of the dielectric layer.Type: ApplicationFiled: June 13, 2017Publication date: December 21, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Kay Stefan ESSIG, Chi-Tsung CHIU, Hui Hua LEE
-
Publication number: 20170365543Abstract: A semiconductor device package includes a first conductive base, a first insulation layer and a second insulation layer. The first conductive base has a first surface, a second surface opposite to the first surface and a lateral surface extended between the first surface and the second surface. The lateral surface includes a first portion adjacent to the first surface and a second portion adjacent to the second surface. The first insulation layer comprises a first insulation material. The first insulation layer has a first surface and a second surface opposite to the first surface. The first insulation layer covers the first portion of the lateral surface of the first conductive base. The second insulation layer comprises a second insulation material and covers the second portion of the lateral surface of the first conductive base. The first insulation material is different from the second insulation material.Type: ApplicationFiled: June 13, 2017Publication date: December 21, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Hui Hua LEE, Chun Hao CHIU, Hui-Ying Hsieh, Kuo-Hua CHEN, Chi-Tsung CHIU
-
Publication number: 20170336561Abstract: A semiconductor device includes a substrate, a passivation layer and an optical element. The substrate includes a surface and a sidewall. The passivation layer is disposed on the surface of the substrate. The optical element is disposed in the substrate and exposed from the sidewall of the substrate. The sidewall of the substrate is inclined towards the surface of the substrate at an angle of approximately 87 degrees to approximately 89 degrees.Type: ApplicationFiled: January 13, 2017Publication date: November 23, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Yi-Min Chin, Jia-Hao Zhang, Chi-Han Chen, Mei-Ju Lu
-
Publication number: 20170330870Abstract: A semiconductor package comprises a substrate, a pad, a first isolation layer, an interconnection layer, and a conductive post. The substrate has a first surface and a second surface opposite the first surface. The pad has a first portion and a second portion on the first surface of the substrate. The first isolation layer is disposed on the first surface and covers the first portion of the pad, and the first isolation layer has a top surface. The interconnection layer is disposed on the second portion of the pad and has a top surface. The conductive post is disposed on the top surface of the first isolation layer and on the top surface of the interconnection layer. The top surface of the first isolation layer and the top surface of the interconnection layer are substantially coplanar.Type: ApplicationFiled: March 8, 2017Publication date: November 16, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Tien-Szu CHEN, Kuang-Hsiung CHEN, Sheng-Ming WANG, Yu-Ying LEE, Yu-Tzu PENG
-
Publication number: 20170330825Abstract: In one or more embodiments, a substrate includes a patterned conductive layer and a reference layer. The patterned conductive layer includes a pair of first conductive traces, a pair of second conductive traces and a reference trace between the pair of first conductive traces and the pair of second conductive traces. The reference layer is above the patterned conductive layer and defines an opening.Type: ApplicationFiled: May 11, 2016Publication date: November 16, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Yuan-Hsi CHOU, Tsun-Lung HSIEH, Chen-Chao WANG
-
Publication number: 20170330851Abstract: The present disclosure relates to a package substrate. The package substrate includes a patterned conductive layer and conductive pillars. Each of the conductive pillars includes a first portion and a second portion, where the first portion contacts the patterned conductive layer at one end of the first portion, and the second portion is adjacent to another end of the first portion. A thickness of the first portion is greater than a thickness of the second portion. Side surfaces of the first portion are substantially coplanar to side surfaces of the second portion.Type: ApplicationFiled: August 1, 2017Publication date: November 16, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Li-Chuan Tsai, Chih-Cheng Lee
-
Publication number: 20170301626Abstract: An embedded component package structure includes a substrate. A first conductive component extends from a first surface of the substrate to a second surface of the substrate, a first conductive layer is disposed on the first surface of the substrate, and a second conductive layer is disposed on the second surface of the substrate and is electrically connected to the first conductive layer by the first conductive component. A die is disposed in a through hole in the substrate. A back surface of the die is exposed from the second surface of the substrate. A first dielectric layer covers an active surface of the die and the first surface of the substrate. A third conductive layer is disposed on the first dielectric layer and is electrically connected to the die by a second conductive component. A first metal layer is disposed directly on the back surface of the die.Type: ApplicationFiled: June 27, 2017Publication date: October 19, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chih-Cheng LEE, Hsing Kuo TIEN
-
Publication number: 20170294560Abstract: At least some embodiments of the present disclosure relate to a lid for covering an optical device. The lid includes a metal member and a transparent encapsulant. The metal member includes a top surface, a first bottom surface, and a second bottom surface between the top surface and the first bottom surface. The transparent encapsulant is surrounded by the metal member and covers at least a portion of the second bottom surface.Type: ApplicationFiled: March 22, 2017Publication date: October 12, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Hsin-Ying HO, Hsun-Wei CHAN, Ying-Chung CHEN, Lu-Ming LAI
-
Publication number: 20170294389Abstract: A semiconductor package structure includes a substrate, a first semiconductor device, a first encapsulant and a second encapsulant. The substrate has a first coefficient of thermal expansion CTE1. The first semiconductor device is disposed adjacent to a first surface of the substrate. The first encapsulant is disposed on the first surface of the substrate, and covers at least a portion of the first semiconductor device. The first encapsulant has a second coefficient of thermal expansion CTE2. The second encapsulant is disposed on a second surface of the substrate and has a third coefficient of thermal expansion CTE3. A difference between CTE1 and CTE2 is substantially equal to a difference between CTE1 and CTE3.Type: ApplicationFiled: April 7, 2017Publication date: October 12, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Bradford FACTOR, Rich RICE, Mark GERBER
-
Publication number: 20170287863Abstract: A semiconductor die includes a semiconductor body, an insulating layer, a conductive circuit layer and at least one conductive bump. The semiconductor body has a first surface, a second surface and a side surface extending between the first surface and the second surface. The insulating layer is disposed on the first surface and the side surface of the semiconductor body. The insulating layer includes a first insulating layer over the semiconductor body and a second insulating layer over the first insulating later. The insulating layer includes a step structure. The conductive circuit layer is electrically connected to the first surface of the semiconductor body, the conductive circuit layer includes at least one pad, and the conductive bump is electrically connected to the pad.Type: ApplicationFiled: June 20, 2017Publication date: October 5, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chin-Cheng KUO, Ying-Te OU, Lu-Ming LAI
-
Publication number: 20170287738Abstract: A semiconductor device includes a first die including a first pad and a first passivation layer, a second die including a second pad and a second passivation layer, and an encapsulant surrounding the first die and the second die. Surfaces of the first die are not coplanar with corresponding surfaces of the second die. A dielectric layer covers at least portions of the first passivation layer and the second passivation layer, and further covers the encapsulant between the first die and the second die. The encapsulant has a first surface. The dielectric layer has a second surface adjacent to the first passivation layer, the second passivation layer and the encapsulant, and further has a third surface opposite the second surface. The semiconductor device further includes a redistribution layer electrically connected to the first pad and the second pad and disposed above the third surface of the dielectric layer.Type: ApplicationFiled: June 20, 2017Publication date: October 5, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chung-Hsuan TSAI, Chuehan HSIEH
-
Publication number: 20170278823Abstract: A package structure includes: 1) a circuit substrate; 2) a first semiconductor device disposed on the circuit substrate; 3) a first insulation layer covering a sidewall of the first semiconductor device; 4) a second insulation layer covering the first insulation layer; and 5) a third insulation layer disposed on the circuit substrate and in contact with the second insulation layer.Type: ApplicationFiled: June 12, 2017Publication date: September 28, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chi-Chih SHEN, Jen-Chuan CHEN, Tommy PAN
-
Publication number: 20170229402Abstract: An interposer substrate includes a first circuit pattern embedded at a first surface of a dielectric layer and a second circuit pattern embedded at a second surface of the dielectric layer; a middle patterned conductive layer in the dielectric layer between the first circuit pattern and the second circuit pattern; first conductive vias, where each first conductive via includes a first end adjacent to the first circuit pattern and a second end adjacent to the middle patterned conductive layer, wherein a width of the first end is greater than a width of the second end; second conductive vias, where each second conductive via including a third end adjacent to the second circuit pattern and a fourth end adjacent to the middle patterned conductive layer, wherein a width of the third end is greater than a width of the fourth end.Type: ApplicationFiled: April 24, 2017Publication date: August 10, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventors: You-Lung YEN, Chih-Cheng LEE, Yuan-Chang SU
-
Publication number: 20170221805Abstract: An electronic device comprises a carrier, a leadframe, a package body and a plurality of electronic components. The carrier has an open top surface, a closed bottom surface and sidewalls extending between the closed bottom surface and the open top surface. The carrier has a circular cavity in its open top surface extending toward the closed bottom surface. The carrier includes a leadframe including a die pad and a plurality of leads. The leads are physically isolated from the die pad by at least one gap. The package body partially encapsulates the leadframe such that a portion of an upper surface of the die pad and a portion of each of the leads are exposed from the package body. The exposed portions of the leads are arranged radially along the die pad. The electronic components are disposed on the die pad.Type: ApplicationFiled: December 30, 2016Publication date: August 3, 2017Applicant: Advanced Semiconductor Engineering, Inc.Inventor: Hsun-Wei CHAN