Patents Assigned to Advanced Semiconductor Engineering
  • Publication number: 20180334380
    Abstract: At least some embodiments of the present disclosure relate to a semiconductor device package. The semiconductor device package includes a substrate with a first groove and a semiconductor device. The first groove has a first portion, a second portion, and a third portion, and the second portion is between the first portion and the third portion. The semiconductor device includes a membrane and is disposed on the second portion of the first groove. The semiconductor device has a first surface adjacent to the substrate and opposite to the membrane. The membrane is exposed by the first surface.
    Type: Application
    Filed: May 18, 2017
    Publication date: November 22, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Hsu-Liang HSIAO, Lu-Ming LAI, Ching-Han HUANG, Chia-Hung SHEN
  • Publication number: 20180337130
    Abstract: A semiconductor package device includes a first interconnection structure, a non-silicon interposer and a first die. The first interconnection structure has a first pitch. The non-silicon interposer surrounds the first interconnection structure. The non-silicon interposer includes a second interconnection structure having a second pitch. The second pitch is larger than the first pitch. The first die is above the first interconnection structure and is electrically connected to the first interconnection structure.
    Type: Application
    Filed: May 16, 2017
    Publication date: November 22, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chien Lin CHANG CHIEN, Chin-Li KAO, Shih-Yu WANG, Chang Chi LEE
  • Publication number: 20180331050
    Abstract: The disclosure relates to a semiconductor package device. The semiconductor package device includes a substrate having a first surface and a second surface opposite to the first surface and including a first conductive contact. The semiconductor package device further includes an electronic component disposed on the first surface of the substrate. The semiconductor package device further includes a metal frame disposed on the first surface of the substrate. The semiconductor package device further includes an antenna disposed on the metal frame, wherein the antenna is electrically isolated from the metal frame and electrically connected to the first conductive contact of the substrate.
    Type: Application
    Filed: May 10, 2017
    Publication date: November 15, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chia-Liang CHUNG, Pei-Ling LI
  • Publication number: 20180323629
    Abstract: The present disclosure relates to a power management system. The power management system comprises a first power supply device, a second power supply device, a power supply control device, a data processing device and a load. The power supply control device is connected to the first power supply device. The data processing device is connected to the first power supply device, the second power supply device and the power supply control device. The load is connected to the first power supply device and the second power supply device. The power supply control device is configured to, when activated, provide a first signal to the data processing device. The data processing device is configured to select the first power supply device or the second power supply device to provide power to the load according to the first signal.
    Type: Application
    Filed: May 2, 2017
    Publication date: November 8, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Tau-Jing YANG, Kuo-Feng HUANG, Chih Lung HUNG
  • Publication number: 20180315719
    Abstract: A semiconductor package device includes a carrier, an electronic component, a package body and an antenna. The carrier has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The electronic component is disposed on the first surface of the carrier. The package body is disposed on the first surface of the carrier and encapsulates the electronic component. The antenna is disposed on at least a portion of the lateral surface of the carrier.
    Type: Application
    Filed: April 26, 2017
    Publication date: November 1, 2018
    Applicant: Advanced Semiconductor Engineering Korea, Inc.
    Inventors: Seokbong KIM, Sunju PARK
  • Publication number: 20180315894
    Abstract: A semiconductor device package includes a carrier, a semiconductor device disposed on the carrier, and a lid disposed on the semiconductor device. The lid is spaced from the carrier by a first distance. The lid includes a base portion, a first pin extending from the base portion toward the semiconductor device, and a transparent portion. The first pin is spaced from the carrier by a second distance.
    Type: Application
    Filed: March 1, 2018
    Publication date: November 1, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Hsin-Ying HO, Hsun-Wei CHAN, Tsung-Yu LIN
  • Publication number: 20180308811
    Abstract: A semiconductor package device comprises a die, a dielectric layer, a plurality of conductive pillars and a package body. The die has an active surface, a back surface opposite to the active surface and a lateral surface extending between the active surface and the back surface. The dielectric layer is on the active surface of die, has a top surface and defines a plurality of openings. Each conductive pillar is disposed in a corresponding opening of the plurality of openings of the dielectric layer. Each conductive pillar is electrically connected to the die. Each conductive pillar has a top surface. The top surface of each conductive pillar is lower than the top surface of the dielectric layer. The package body encapsulates the back surface and the lateral surface of the die.
    Type: Application
    Filed: April 24, 2017
    Publication date: October 25, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Chung-Hsuan TSAI
  • Publication number: 20180301361
    Abstract: An apparatus for packaging a semiconductor device is provided. The apparatus includes a first mold, a second mold and a support element. The first mold includes a plate. The second mold includes a carrier disposed corresponding to the plate. The carrier defines a hole penetrating the carrier. The support element is engaged with the hole for supporting an object to be molded.
    Type: Application
    Filed: April 18, 2017
    Publication date: October 18, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Fan-Yu MIN, Chao-Hung WENG, Liang-Chun CHEN
  • Publication number: 20180293892
    Abstract: The present disclosure relates to a computer-implemented method. The method includes: receiving a first metric of a first object; receiving a second metric of a second object; calculating a distance between the first object and the second object based on the first metric and the second metric; comparing the calculated distance with a predetermined distance; identifying whether the second object is approaching the first object based on the first metric and the second metric; calculating an elevational difference between the first object and the second object; and generating a notification responsive to the calculated distance being less than the predetermined distance, the second object being identified as approaching the first object and the calculated elevational difference between the first object and the second object being less than a predetermined value.
    Type: Application
    Filed: April 10, 2017
    Publication date: October 11, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Yen-Chen LAI
  • Publication number: 20180294247
    Abstract: A surface mount structure includes a substrate, a sensor, an electrical contact and a package body. The substrate has a first surface and a second surface opposite to the first surface. The sensor is disposed adjacent to the second surface of the substrate. The electrical contact is disposed on the first surface of the substrate. The package body covers the first surface and the second surface of the substrate, a portion of the sensor and a first portion of the electrical contact.
    Type: Application
    Filed: March 12, 2018
    Publication date: October 11, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chih-Ming HUNG, Meng-Jen WANG, Tsung-Yueh TSAI, Jen-Kai OU
  • Publication number: 20180284152
    Abstract: A device used for attaching a semiconductor device to a circuit board over a first temperature. The device includes a hook member that includes a first hook, a second hook, and a body between the first hook and the second hook. The body has a first surface, a second surface opposite the first surface, and a first hole extended from the first surface to the second surface. The device further includes a fixing member and a holder. The fixing member has a second hole, and the holder passes through the first hole and the second hole, and is engaged with the fixing member.
    Type: Application
    Filed: March 30, 2017
    Publication date: October 4, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Heng Yu KUNG, Shu-Hsien LEE
  • Publication number: 20180265347
    Abstract: The present disclosure relates to a semiconductor device package. The semiconductor device package includes a substrate, a support structure, an electronic component and an adhesive. The support structure is disposed on the substrate. The electronic component is disposed on the support structure. The adhesive is disposed between the substrate and the electronic component and covers the support structure. A hardness of the support structure is less than a hardness of the electronic component.
    Type: Application
    Filed: March 14, 2018
    Publication date: September 20, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Ming Yen LEE, Chia Hao SUNG, Ching-Han HUANG, Yu-Hsuan TSAI
  • Publication number: 20180269708
    Abstract: A semiconductor device package includes a substrate, a package body, a conductive layer, a dielectric layer, a magnetic layer, a first insulating layer and a coil. The package body is disposed on the substrate. The package body has a first part and a second part disposed above the first part. The conductive layer is disposed on the first part of the package body and is electrically connected to the substrate. The dielectric layer is disposed on the conductive layer. The magnetic layer is disposed on the dielectric layer. The first insulating layer is disposed on the magnetic layer. The coil is disposed on the first insulating layer. The coil has a first terminal electrically connected with the magnetic layer.
    Type: Application
    Filed: March 14, 2017
    Publication date: September 20, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Chang-Lin YEH
  • Publication number: 20180269347
    Abstract: An optical device includes a carrier including a light transmitting layer and a light shielding layer disposed on the light transmitting layer. The optical device further includes a light emitter disposed on the carrier and a light detector disposed on the carrier. The optical device further includes a light transmitting encapsulant encapsulating the light emitter and the light detector, and a light shielding wall disposed in the light transmitting encapsulant and in contact with the light transmitting encapsulant and the light shielding layer.
    Type: Application
    Filed: March 17, 2017
    Publication date: September 20, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Po-Nien CHEN, Yu-Ting CHIEN, Yueh-Lung LIN, Tsung-Yueh TSAI
  • Publication number: 20180261573
    Abstract: A semiconductor device package includes a first circuit layer, at least one electrical element, a first molding layer, an electronic component and a second molding layer. The at least one electrical element is disposed over a first surface of the first circuit layer and electrically connected to the first circuit layer. The first molding layer is disposed over the first surface of the first circuit layer. The first molding layer encapsulates an edge of the at least one electrical element, and a lower surface of the first molding layer and a lower surface of the at least one electrical element are substantially coplanar. The electronic component is disposed over a second surface of the first circuit layer and is electrically connected to the first circuit layer. The second molding layer is disposed over the second surface of the first circuit layer and encapsulates the electronic component.
    Type: Application
    Filed: March 9, 2017
    Publication date: September 13, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Tien-Szu CHEN, Kuang-Hsiung CHEN, Sheng-Ming WANG, I-Cheng WANG, Wun-Jheng SYU
  • Publication number: 20180254238
    Abstract: At least some embodiments of the present disclosure relate to a substrate for packaging a semiconductor device. The substrate includes a first dielectric layer having a first surface, a first patterned conductive layer adjacent to the first surface of the first dielectric layer, and a conductive post. The first patterned conductive layer includes a first conductive pad and a second conductive pad. The conductive post is disposed on the first conductive pad. The conductive post includes a first portion and a second portion. The first portion and the second portion of the conductive post are exposed by the first dielectric layer. The first portion of the conductive post has a first width corresponding to a top line width of the first portion and the second portion of the conductive post has a width. The width of the second portion of the conductive post is greater than the first width of the first portion of the conductive post.
    Type: Application
    Filed: September 8, 2017
    Publication date: September 6, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Li Chuan TSAI, Chih-Cheng LEE
  • Publication number: 20180254240
    Abstract: A semiconductor substrate includes a first dielectric layer, a first patterned conductive layer disposed in the first dielectric layer, a second dielectric layer disposed on the first dielectric layer, and a first bump pad disposed in the second dielectric layer. The first bump pad is electrically connected to the first patterned conductive layer, and the first bump pad has a curved surface surrounded by the second dielectric layer.
    Type: Application
    Filed: March 6, 2017
    Publication date: September 6, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Li Chuan TSAI, Chih-Cheng LEE
  • Publication number: 20180247904
    Abstract: The present disclosure relates to a semiconductor package and a method of manufacturing the same. In some embodiments, a semiconductor package includes a substrate, at least one die, a sealing ring and an inductor. The at least one die is mounted on the substrate and includes a plurality of component structures operating with acoustic waves. The component structures are arranged on a side of the at least one die that faces the substrate. The sealing ring is disposed between the at least one die and the substrate and surrounds the component structures. The inductor is disposed in the substrate.
    Type: Application
    Filed: February 24, 2017
    Publication date: August 30, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Sheng-Chi HSIEH, Hung-Yi LIN, Cheng-Yuan KUNG, Pao-Nan LEE, Chien-Hua CHEN
  • Publication number: 20180240743
    Abstract: A substrate includes a first dielectric structure, a first circuit layer, a second dielectric structure and a second circuit layer. The first circuit layer is embedded in the first dielectric structure, and does not protrude from a first surface of the first dielectric structure. The second dielectric structure is disposed on the first surface of the first dielectric structure. The second circuit layer is embedded in the second dielectric structure, and is electrically connected to the first circuit layer. A first surface of the second circuit layer is substantially coplanar with a first surface of the second dielectric structure, and a surface roughness value of a first surface of the first circuit layer is different from a surface roughness value of the first surface of the second circuit layer.
    Type: Application
    Filed: February 22, 2017
    Publication date: August 23, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chih Cheng LEE, Yuan-Chang SU
  • Publication number: 20180240777
    Abstract: A semiconductor process includes: applying an encapsulation material on an upper surface of a first substrate to encapsulate a die and first conductive parts, wherein the encapsulation material is a B-stage adhesive; forming a plurality of openings on the encapsulation material to expose the first conductive parts; pressing a second substrate onto the encapsulation material to adhere a lower surface of the second substrate to the encapsulation material, wherein the second substrate includes second conductive parts, and each of the first conductive parts contacts a corresponding one of the second conductive parts; and heating to fuse the first conductive parts and the corresponding second conductive parts to form a plurality of interconnection elements and solidify the encapsulation material to form a C-stage adhesive.
    Type: Application
    Filed: April 18, 2018
    Publication date: August 23, 2018
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Shih-Ming HUANG, Chun-Hung LIN, Yi-Ting CHEN, Wen-Hsin LIN, Shih-Wei CHAN, Yung-Hsing CHANG