Patents Assigned to Analog Devices
-
Patent number: 9048847Abstract: Apparatus and methods for synchronizing phase-locked loops (PLLs) are provided. In certain implementations, a fractional-N synthesizer includes a PLL and a control circuit that controls a division value of the PLL. The control circuit includes an interpolator, a reset phase adjustment calculator, and a synchronization circuit. The interpolator can control a fractional portion of the PLL's division value. The reset phase adjustment calculator can include a counter for counting a number of cycles of the reference clock signal since initialization of the fractional-N synthesizer, and the reset phase adjustment calculator can generate a phase adjustment signal based on the count. The synchronization circuit can synchronize the PLL in response to a synchronization signal, and can correct for a synchronization phase error indicated by the phase adjustment signal.Type: GrantFiled: September 24, 2013Date of Patent: June 2, 2015Assignee: ANALOG DEVICES GLOBALInventors: David J McLaurin, Christopher W Angell, Michael F Keaveney
-
Patent number: 9048734Abstract: A negative current protection system for a low side switching converter FET, for use with a switching converter arranged to operate high and low side FETs connected to an output inductor to produce an output voltage. The negative current protection system includes a current sensing circuit which produces an output Vcs that varies with the current in the high side FET, a negative current threshold generator which produces a threshold signal ?Ith which represents the maximum negative current to which the low side FET is to be subjected, and a comparison circuit arranged to compare the valley portion of Vcs and -Ith and to set a flag if Vcs<?Ith at a predetermined time in the switching cycle—typically after the converter's blanking time. When the flag is set, the system preferably responds by adjusting the operation of the switching FETs to reduce the negative current.Type: GrantFiled: March 1, 2013Date of Patent: June 2, 2015Assignee: Analog Devices GlobalInventor: Song Qin
-
Patent number: 9045328Abstract: An array of microbumps with a layer or coating of non-superhydrophobic material yields a superhydrophobic surface, and may also have a contact angle hysteresis of 15 degrees or less. A surface with such an array may therefore be rendered superhydrophobic even though the surface structure and materials are not, by themselves, superhydrophobic.Type: GrantFiled: December 20, 2011Date of Patent: June 2, 2015Assignee: Analog Devices, Inc.Inventors: Fang Liu, Kuang Yang
-
Patent number: 9047153Abstract: Circuitry for stochastic computation includes processing nodes, including a first processing node and a second processing node, each configured to process an outcome stream having a plurality of outcomes, each outcome being in one of a plurality of states, wherein an outcome from said outcome stream is in a particular state with a particular probability; communication links configured to transmit outcome streams between pairs of said processing nodes; and a delay module on each of said communication links, said delay module configured to delay outcome streams traversing said communication link by an assigned delay; wherein said first and second processing nodes are connected by a plurality of data paths, at least one of which comprises a plurality of communication links, each of said data paths causing an aggregate delay to an outcome stream traversing said data path; wherein no two aggregate delays impose the same delay on an outcome stream.Type: GrantFiled: February 22, 2011Date of Patent: June 2, 2015Assignee: ANALOG DEVICES, INC.Inventor: William Bradley
-
Publication number: 20150147005Abstract: Embodiments of the present invention provide for improved timing control in 2-D image processing to maintain a constant rate of fetches and pixel outputs even when the processing operations transition to a new line or frame of pixels. A one-to-one relationship between incoming pixel rate and outgoing pixel rate is maintained without additional clock cycles or memory bandwidth as an improved timing control according to the present invention takes advantage of idle memory bandwidth by pre-fetching a new column of pixel data in a first pixel block of a next line or frame while a new column of an edge pixel block on a current line is duplicated or zeroed out. As the edge pixel block(s) on the current line are processed, the data in the first pixel block of the next line or frame become ready for computation without extra clock cycles or extra memory bandwidth.Type: ApplicationFiled: February 2, 2015Publication date: May 28, 2015Applicant: ANALOG DEVICES GLOBALInventors: Boris Lerner, Michael Meyer-Pundsack, Gopal Gudhdur Karanam, Pradip Thaker
-
Publication number: 20150145588Abstract: A bidirectional current sensor circuit can be configured to generate a scaled version of a load current using a first transistor from a power regulator output stage and a second transistor that can be a mirror or scaled version of the first transistor. A trim circuit can be provided to correct gain errors under current sinking or current sourcing conditions. In an example, the bidirectional current sensor circuit can be configured to detect a polarity or a magnitude of a current signal that is used to operate a thermoelectric device.Type: ApplicationFiled: November 22, 2013Publication date: May 28, 2015Applicant: Analog Devices, Inc.Inventors: Hio Leong Chao, A. Paul Brokaw
-
Publication number: 20150145537Abstract: The present disclosure describes a differential shield capacitive sensor design. The sensor design uses a differential measurement to measure capacitance and a pair of traces are used to differentially reject the response of the sensor traces and balance any parasitic capacitances. In some embodiments, the sensor design includes a differential sensor design on a bottom side of a flex circuit to differentially balance the environment and reject noise coupling to the sensor. The top side of the flex circuit can include a single ended design for proper environment sensing. The spatial arrangement and size of the sensors may vary depending on the application.Type: ApplicationFiled: October 29, 2014Publication date: May 28, 2015Applicant: ANALOG DEVICES, INC.Inventor: Adrian Anthony Flanagan
-
Patent number: 9039976Abstract: A MEMS sensor includes at least one closed nodal anchor along a predetermined closed nodal path on at least one surface of a resonant mass. The resonant mass may be configured to resonate substantially in an in-plane contour mode. Drive and/or sense electrodes may be disposed within a cavity formed at least in part by the resonant mass, the closed nodal anchor, and a substrate.Type: GrantFiled: January 31, 2011Date of Patent: May 26, 2015Assignee: Analog Devices, Inc.Inventors: Andrew Sparks, William D. Sawyer
-
Patent number: 9041463Abstract: An amplifier system has an amplifier for amplifying a plurality of input signals from a plurality of different channels, and a plurality of demodulators each operatively coupled with the amplifier for receiving amplified input signals from the amplifier. Each demodulator is configured to demodulate a single amplified input channel signal from a single channel of the plurality of different channels. The system thus also has a plurality of filters, coupled with each of the demodulators, for mitigating the noise.Type: GrantFiled: December 17, 2012Date of Patent: May 26, 2015Assignee: Analog Devices, Inc.Inventor: Howard R. Samuels
-
Patent number: 9041150Abstract: Embodiments of the present invention provide an integrated circuit system including a first active layer fabricated on a front side of a semiconductor die and a second pre-fabricated layer on a back side of the semiconductor die and having electrical components embodied therein, wherein the electrical components include at least one discrete passive component. The integrated circuit system also includes at least one electrical path coupling the first active layer and the second pre-fabricated layer.Type: GrantFiled: September 30, 2013Date of Patent: May 26, 2015Assignee: Analog Devices, Inc.Inventors: Alan J. O'Donnell, Santiago Iriarte, Mark J. Murphy, Colin G. Lyden, Gary Casey, Eoin Edward English
-
Patent number: 9041372Abstract: A switching power converter includes a voltage source that provides an input voltage Vin to an unregulated DC/DC converter stage and at least one buck-boost converter stage to produce a desired output voltage Vout. The unregulated DC/DC converter stage is adapted to provide an isolated voltage to the at least one regulated buck-boost converter stage, wherein the unregulated DC/DC converter stage comprises a transformer having a primary winding and at least one secondary winding and at least one switching element coupled to the primary winding. The at least one buck-boost converter stage is arranged to operate in a buck mode, boost mode or buck-boost mode in response to a mode selection signal from a mode selection module. By influencing the pulse width modulation output power controller the at least one buck-boost converter stage is arranged to produce one or multiple output voltages.Type: GrantFiled: March 13, 2013Date of Patent: May 26, 2015Assignee: Analog Devices GlobalInventors: Renjian Xie, Qingyi Huang, Yingyang Ou
-
Patent number: 9041363Abstract: A “windowless” H-bridge buck-boost switching converter includes a regulation circuit with an error amplifier which produces a ‘comp’ signal, a comparison circuit which compares ‘comp’ with a ‘ramp’ signal, and logic circuitry which receives the comparison circuit output and a mode control signal indicating whether the converter is to operate in buck mode or boost mode and operates the primary or secondary switching elements to produce the desired output voltage in buck or boost mode, respectively. A ‘ramp’ signal generation circuit operates to shift the ‘ramp’ signal up by a voltage Vslp(p?p)+Vhys when transitioning from buck to boost mode, and to shift ‘ramp’ back down by Vslp(p?p)+Vhys when transitioning from boost to buck mode, thereby enabling the converter to operate in buck mode or boost mode only, with no need for an intermediate buck-boost region.Type: GrantFiled: April 4, 2013Date of Patent: May 26, 2015Assignee: Analog Devices GlobalInventor: Hirohisa Tanabe
-
Publication number: 20150136853Abstract: A low-cost system comprising a pattern arranged to encode information and a decoder for decoding the information encoded in the pattern is described. In particular, the mechanism employs a capacitive sensing technique. Electrodes are arranged (or stimulated, during operation) to each generate an electric field, and sense disturbances on the electric field caused by the pattern when the pattern is positioned over the electrodes. The spatial arrangement of the pattern allows information to be encoded on a strip or surface and decoded by capacitive sensors arranged to detect disturbances caused by possible patterns. The resulting solution is cheaper and less complex than optical solutions, e.g., barcodes and optical barcode readers. The mechanism may be used in a glucose meter for encoding and decoding an identifier for distinguishing batches of glucose meter test strips.Type: ApplicationFiled: November 21, 2013Publication date: May 21, 2015Applicant: ANALOG DEVICES TECHNOLOGYInventors: Joseph Wayne Palmer, Paul Vincent Errico, Liam Patrick Riordan, Juan Francisco Escobar Valero
-
Publication number: 20150137932Abstract: An integrated circuit has a semiconductor die provided in a first IC layer and an inductor fabricated on a second IC layer. The inductor may have a winding and a magnetic core, which are oriented to conduct magnetic flux in a direction parallel to a surface of a semiconductor die. The semiconductor die may have active circuit components fabricated in a first layer of the die, provided under the inductor layer. The integrated circuit may include a flux conductor provided on a side of the die opposite the first layer. PCB connections to active elements on the semiconductor die may progress through the inductor layer as necessary.Type: ApplicationFiled: December 3, 2014Publication date: May 21, 2015Applicant: ANALOG DEVICES, INC.Inventor: Baoxing Chen
-
Publication number: 20150138678Abstract: Electrostatic discharge (ESD) protection devices can protect electronic circuits. In the context of radio frequency (RF) circuits and the like, the insertion loss of conventional ESD protection devices can be undesirable. The amounts of parasitic capacitances at nodes of devices of an ESD protection device are not necessarily symmetrical, with respect to the substrate. Disclosed are techniques which decrease the parasitic capacitances at signal nodes, which improve the insertion loss characteristics of ESD protection devices.Type: ApplicationFiled: November 19, 2013Publication date: May 21, 2015Applicant: ANALOG DEVICES, INC.Inventors: Srivatsan Parthasarathy, Rodrigo Carrillo-Ramirez
-
Publication number: 20150137882Abstract: Apparatus and methods for high-frequency low-pass filtering are disclosed. A first resistor is operatively coupled between a first node and a second node. A second resistor is operatively coupled between the second node and a third node. An amplifier circuit has a first input operatively coupled to the third node and a first output operatively coupled to a fourth node. The first output is configured to provide a first output signal. A first complex impedance network is operatively coupled between the fourth node and the third node. A first feedback path is operatively coupled between the fourth node and the second node. The first feedback path is configured to invert at least a portion of the first output signal. The first feedback path is further configured to provide a first feedback capacitance at the second node.Type: ApplicationFiled: November 19, 2013Publication date: May 21, 2015Applicant: ANALOG DEVICES, INC.Inventor: Alexandru Ciubotaru
-
Publication number: 20150139283Abstract: A method for detecting a preamble in a received radio signal comprises demodulating a received radio signal based on a carrier derived from a local timing source to provide a digital signal comprising a sequence of bits oscillating at approximately a modulated data rate. A bit width of each successive bit of the digital signal is determined. If a pair of consecutive bit widths have a combined width within a threshold value, the bit pair is indicated as potentially belonging to a preamble. If a threshold number of potential preamble bit pairs in a sequence of bit pairs within a given window is detected, the sequence of bit pairs is indicated as potentially comprising a preamble. A measure of bit widths of at least some bits within a sequence of preamble bit pairs can be provided and a frequency of the local timing source can be adjusted according to said measure.Type: ApplicationFiled: November 20, 2013Publication date: May 21, 2015Applicant: Analog Devices TechnologyInventor: Michael Dalton
-
Patent number: 9038042Abstract: Loop instructions are analyzed and assigned stage numbers based on dependencies between them and machine resources available. The loop instructions are selectively executed based on their stage numbers, thereby eliminating the need for explicit loop set-up and tear-down instructions. On a Single Instruction, Multiple Data machine, the final instance of each instruction may be executed on a subset of the processing elements or vector elements, dependent on the number of iterations of the original loop.Type: GrantFiled: June 29, 2012Date of Patent: May 19, 2015Assignee: ANALOG DEVICES, INC.Inventors: Michael G. Perkins, Andrew J. Higham
-
Patent number: 9037893Abstract: In one example implementation, the present disclosure provides a system that includes circuitry and one or more electronic components for synchronizing data transfer from a core to a physical interface. One example can involve an apparatus for interfacing a digital core with at least one physical interface that includes a macro configured on the digital core, the macro having at least one data output, a first data input, a reset input and a sync reset output, the macro to be clocked by a first clock having a first clock rate. The first clock can be configured to clock in data from the digital core on the first data input; clock in a reset signal from the digital core on the reset input, wherein a synchronized reset signal is output on the sync reset output. The apparatus can also include physical interface circuitry and a reset sampling input.Type: GrantFiled: March 28, 2013Date of Patent: May 19, 2015Assignee: ANALOG DEVICES, INC.Inventors: Brian Holford, Matthew D. McShea
-
Patent number: 9036420Abstract: A storage device includes a storage array having a group of storage elements. Each storage element can written to a discrete set of physical states. A read circuit selects one or more storage elements and generates, for each selected storage element, an analog signal representative of the physical state of the selected storage element. A signal processing circuit processes the analog signal to generate a plurality of outputs, with each output representing a degree of an association of the selected storage element with a different subset of one or more of the discrete set of physical states.Type: GrantFiled: May 15, 2012Date of Patent: May 19, 2015Assignee: ANALOG DEVICES, INC.Inventors: Benjamin Vigoda, Jeffrey Bernstein, Jeffrey Venuti, Alexander Alexeyev, Eric Nestler, David Reynolds, William Bradley, Vladimir Zlatkovic