Patents Assigned to Broadcom
-
Patent number: 7333495Abstract: A system and method is provided for scheduling transmissions from a plurality of services operating over a widely distributed communications network. A headend communications device (such as a cable modem termination system) arbitrates bandwidth among a plurality of cable modems configurable for bi-directional communications. The headend grants a bandwidth region to a specified cable modem or assigns contention regions for a group of cable modems. Each cable modem contains a local scheduler that sends requests for bandwidth according to local policies or rules. Upon receipt of a grant from the headend, the local scheduler selects packets to be transmitted to best serve the needs of the services associated with the cable modem. Accordingly, a service requesting bandwidth may not be the service utilizing the grant corresponding to bandwidth request. Nonetheless, the local scheduler manages bandwidth allocation among its local services such that all requesting services eventually receive bandwidth.Type: GrantFiled: February 15, 2001Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventors: Dolors Sala, Ajay Chandra V. Gummalla, John O. Limb, Richard Protus
-
Patent number: 7333475Abstract: A switchboard device and methods of operation of same are disclosed. Embodiments of the invention may provide a flexible means of interconnecting wideband and narrowband communications interfaces, where wideband communications interfaces may transfer low-band data and high-band data, and narrowband communication interfaces may transfer low-band data. Low-band data may be combined and sent to a narrowband communications interface or a wideband communications interface. High-band data may be combined and sent to a wideband communications interface. The low-band data may represent audio signals below a predetermined frequency, while the high-band data may represent audio signals above the predetermined frequency. The predetermined frequency may be, for example, approximately 4 kHz. The spectral mask of the low-band data may meet the spectral mask of G.712. Methods of operating embodiments of the present invention are included.Type: GrantFiled: December 6, 2002Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventors: Wilf LeBlanc, Phil Houghton, Kenneth Cheung
-
Patent number: 7333513Abstract: A supervisory communications node monitors and controls communications with a plurality of remote devices throughout a widely distributed network. A method, system, and computer program product are provided to convey and maintain information used to synchronize the packetization and burst operations within the network. During session setup, jitter constraints indirectly are used to explicitly communicate a synchronization timing reference. The timing reference is set at the beginning of a phase/period boundary used to service the session. In an embodiment, the announcement of the first grant is used as an explicit indication of the synchronization timing reference value. In another embodiment, the synchronization timing reference value is inferred if a remote device receives contiguous voice grants meeting certain conditions. In an embodiment implementing periodic scheduling, the actual arrival of the first grant is used to infer the synchronization timing reference value.Type: GrantFiled: July 18, 2002Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventors: Dolors Sala, Ajay Chandra V Gummalla, Ted Rabenko
-
Patent number: 7333390Abstract: A system and method are used to allow high speed communication between a chip and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.Type: GrantFiled: November 28, 2005Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventors: Lionel J. D'Luna, Mark Chambers, Thomas Hughes, Kwang Y. Kim, Sathish K. Radhakrishnan
-
Patent number: 7333476Abstract: A packet voice transceiver adapted to reside at a first end of a communication network and to send an ingress communication signal comprising voice packets to, and receive an egress communication signal comprising voice packets from, a second packet voice transceiver residing at a second end of the communication network. The packet voice transceiver includes a far-end echo canceller that reduces echo that is present in the egress communication signal. The far-end communicates with other functional components of the transceiver system and adapts its behavior based on the activity of the other functional components.Type: GrantFiled: December 23, 2002Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventor: Wilfrid LeBlanc
-
Patent number: 7334068Abstract: A physical layer device (PLD), comprising: a first serializer-deserializer (SERDES) device having a first parallel port; a second SERDES device having a second parallel port; a third SERDES device having a third parallel port; and a path selector being selectively configurable to provide either (i) a first signal path between the first and second parallel ports, or (ii) a second signal path between the first and third parallel ports.Type: GrantFiled: January 21, 2003Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventor: Gary S Huff
-
Patent number: 7333537Abstract: A system is presented that monitors the quality of a communications channel with mirror receivers. A first receiver and a second receiver, coupled in parallel with the first receiver, receive a data signal transmitted over the communications channel. The second receiver generates an output signal. A signal integrity (SI) processor manipulates the output signal in order to determine the quality of the communications channel. The SI processor samples a phase-shifted version of the output signal, which has a phase shifted relative to a zero reference phase, and analyzes the phase-shifted version of the output signal for bit errors. In an embodiment, the SI processor manipulates the output signal to extract an eye diagram indicative of the quality of the communications channel. The SI processor non-intrusively determines the quality of the communications channel using the second receiver.Type: GrantFiled: January 30, 2004Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventors: Jay Proano, Howard Baumer, Chung-Jue Chen, Ali Ghiasi, Vasudevan Parthasarathy, Rajesh Satapathy, Linda Ying
-
Patent number: 7334153Abstract: A low-speed delay locked loop (DLL) facilitates a deskewed interface between a high-speed RX data demultiplexer circuit directly to an Application Specific Integrated Circuit (ASIC) with which it is integrated by locking a 156 MHz ASIC clock to a 156 MHz reference derived from a high speed 2.5 GHz clock. The DLL employs a digital interpolator to generate 32 phases of the 156 MHz clock. The digital interpolator supplies the phases using a double clocked shift register with recirculating feedback. The shift register is double clocked using the 2.5 GHz clock. The register outputs are tapped and fed to a 32:1 multiplexer having a phase select input that is controlled by the phase difference signal generated by the DLL. The phase difference control signal is converted to a digital representation of its magnitude by which the requisite number of phase shift increments may be selected.Type: GrantFiled: April 23, 2007Date of Patent: February 19, 2008Assignee: Broadcom CorporationInventor: Daniel Schoch
-
Publication number: 20080040625Abstract: Power over Ethernet (PoE) communication systems provide power and data communications over the same communications link, where a power source device (PSE) provides DC power (for example, 48 volts DC) to a powered device (PD). The DC power is transmitted simultaneously over the same communications medium with the high speed data from one node to the other node. The PSE typically includes a controller that controls the DC power provided to the PD at the second node of the communications link. The PSE controller measures the voltage, current, and temperature of the outgoing and incoming DC supply lines to characterize the power requirements of the PD. In addition, the PSE controller may detect and validate a compatible PD, determine a power classification signature for the validated PD, supply power to the PD, monitor the power, and reduce or remove the power from the PD when the power is no longer requested or required. The PSE controller also monitors for a Maintain Power Signature (MPS).Type: ApplicationFiled: April 30, 2007Publication date: February 14, 2008Applicant: Broadcom CorporationInventors: Pieter Vorenkamp, Agnes Woo, Anil Tammineedi, Ichiro Fujimori, David Chin, John Perzow
-
Publication number: 20080036033Abstract: A one-time programmable memory. The memory has a substrate, a diffused electrode disposed on the substrate, a shallow trench isolation (STI) region formed on the substrate, a insulator formed on the STI region and the substrate, and a second electrode. The insulator separates the second electrode from the diffused electrode. At least a part of the second electrode overlaps at least a part of the STI region.Type: ApplicationFiled: August 9, 2007Publication date: February 14, 2008Applicant: Broadcom CorporationInventors: Akira Ito, Henry Chen
-
Publication number: 20080037793Abstract: A security architecture in which a security module is integrated in a client machine, wherein the client machine includes a local host that is untrusted. The security module performs encryption and decryption algorithms, authentication, and public key processing. The security module also includes separate key caches for key encryption keys and application keys. A security module can also interface a cryptographic accelerator through an application key cache. The security module can authorize a public key and an associated key server. That public key can subsequently be used to authorize additional key servers. Any of the authorized key servers can use their public keys to authorize the public keys of additional key servers. Secure authenticated communications can then transpire between the client and any of these key servers. Such a connection is created by a secure handshake process that takes place between the client and the key server.Type: ApplicationFiled: October 16, 2007Publication date: February 14, 2008Applicant: BROADCOM CORPORATIONInventor: Mark Buer
-
Publication number: 20080040122Abstract: Systems and methods are described for performing packet loss concealment using an extrapolation of an excitation waveform in a sub-band predictive speech coder, such as an ITU-T Recommendation G.722 wideband speech coder. The systems and methods are useful for concealing the quality-degrading effects of packet loss in a sub-band predictive coder and address some sub-band architectural issues when applying excitation extrapolation techniques to such sub-band predictive coders.Type: ApplicationFiled: August 8, 2007Publication date: February 14, 2008Applicant: BROADCOM CORPORATIONInventors: Juin-Hwey Chen, Jes Thyssen, Robert W. Zopf
-
Publication number: 20080036536Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit. A receiver front end provides programmable attenuation and a programmable gain low noise amplifier. LC filters integrated onto the substrate in conjunction with image reject mixers provide image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. Active filters utilize multi track spiral inductors with shields to increase circuit Q. The filters incorporate a gain stage that provides improved dynamic range through the use of cross coupled auxiliary differential pair CMOS amplifiers to cancel distortion in a main linearized differential pair amplifier. Frequency planning provides additional image rejection. Local oscillator signal generation methods on chip reduce distortion. A PLL generates needed out of band LO signals. Direct synthesis generates in band LO signals. PLL VCOs are centered automatically.Type: ApplicationFiled: August 17, 2007Publication date: February 14, 2008Applicant: Broadcom CorporationInventor: Haideh Khorramabadi
-
Publication number: 20080037543Abstract: A system for reducing the bandwidth required to wirelessly transmit a packet via a wireless network is provided. In an embodiment, the system includes a transmitting node configured to generate a packet to be transmitted via the wireless network, to select a suppression rule from a table of suppression rules based on the type of the packet to be transmitted, to apply the suppression rule to the packet to generate a suppressed packet, wherein the transmitter node applies the suppression rule by suppressing at least a portion of the header of the packet and by adding a descriptor associated with the header suppression rule to the packet, and to transmit the suppressed packet via the wireless network.Type: ApplicationFiled: June 11, 2007Publication date: February 14, 2008Applicant: BROADCOM CORPORATIONInventors: Dolors Sala, Ajay Chandra Gummalla
-
Publication number: 20080037351Abstract: An integrated circuit chip having programmable functions and features in which one-time programmable (OTP) memories are used to implement a non-volatile memory function, and a method for providing the same. The OTP memories may be based on poly-fuses as well as gate-oxide fuses. Because OTP memories are small, less die area is utilized as compared to metal fuses. Additionally, because OTP memories can be implemented as part of standard complementary metal oxide semiconductor (CMOS) processes, the method is less costly and complex than the use of electrically-erasable programmable read-only memories (E2PROMs).Type: ApplicationFiled: July 25, 2007Publication date: February 14, 2008Applicant: Broadcom CorporationInventors: Neil Kim, Pieter Vorenkamp
-
Publication number: 20080036636Abstract: A radio frequency integrated circuit (RFIC) includes a digital to analog converter, an analog to digital converter, and a low noise amplifier. The digital to analog converter (DAC) is operably coupled to convert outbound symbols into outbound baseband signals, wherein the digital to analog converter is fabricated within a DAC portion of a substrate of the RFIC. The analog to digital converter (ADC) is operably coupled to convert inbound baseband signals into inbound symbols, wherein the analog to digital converter is fabricated within an ADC portion of the substrate. The low noise amplifier is operably coupled to amplify an inbound radio frequency (RF) signals. The low noise amplifier is fabricated within a radio portion of the substrate, wherein the DAC portion of the substrate is physically between the ADC portion and the radio portion of the substrate to provide isolation when the low noise amplifier and the ADC are active and the DAC is inactive.Type: ApplicationFiled: October 22, 2007Publication date: February 14, 2008Applicant: BROADCOM CORPORATIONInventor: Shahla Khorram
-
Publication number: 20080039031Abstract: The present invention provides a transmitter architecture operable to cancel non-data-related direct current (DC) components therein. One method to cancel transmitter non-data-related DC offsets includes generating a baseband digital null signal. Then the digital null signal is converted to a pair of differential analog voltage null signals. The pair of differential analog voltage null signals may be converted to a pair of differential analog current null signals. The pair of differential analog current null signals is provided to a pair of matched impedances to generate a pair of voltage signals across the pair of matched impedances. A voltage offset results from comparing the pair of voltages generated across the pair of matched impedances. Then a current offset is determined based on the voltage offset.Type: ApplicationFiled: August 11, 2006Publication date: February 14, 2008Applicant: Broadcom Corporation, a California CorporationInventor: Meng-An (Michael) Pan
-
Publication number: 20080037575Abstract: A system and method are presented for changing physical layer (PHY) parameters in a PHY device of a communications system. New parameters are written to a first-in first-out queue in a serial interface, while the scheduled time for the changeover is written to a control register in the serial interface. When the time for the changeover occurs, the parameters are written to the PHY device via a port of the serial interface.Type: ApplicationFiled: October 3, 2007Publication date: February 14, 2008Applicant: Broadcom CorporationInventors: A. Hollums, Niki Pantelias, David Ferguson
-
Publication number: 20080037475Abstract: The present invention provides a data rate controller system for determining the coder used, and hence the data rate, for a plurality of channels in an associated network. Each channel provides statistical information about an associated signal to a central controller (or call/resource manager). The controller considers the information and sends control instructions to each channel for selecting an appropriate coder and/or data rate. The statistical information might include lost-frame rate, jitter, call event discrimination, and system resource utilization. By considering each channel from a centralized standpoint, the network can be optimized according to network capabilities and channel resource capabilities. A profile might also be used where each channel autonomously chooses a coder based upon background noise derived from the source signal.Type: ApplicationFiled: August 7, 2007Publication date: February 14, 2008Applicant: BROADCOM CORPORATIONInventor: Wilfred LeBlanc
-
Publication number: 20080036532Abstract: A method to reduce transmitted output power and the battery consumption is provided. This involves first determining the required output level. The amplitude of the input signal provided to a PA driver may be based on the required output power level. This amplitude may be set by a PGA. A number of cascode bias signals are also provided to the PA driver. These cascode bias signals are based on the required output power level as well. Reducing the cascode bias signals by enabling/disabling circuits within the PA driver allows power consumption of the wireless device to be reduced.Type: ApplicationFiled: August 11, 2006Publication date: February 14, 2008Applicant: Broadcom Corporation, a California CorporationInventor: Meng-An (Michael) Pan