Patents Assigned to Broadcom
-
Patent number: 6784715Abstract: A conditional clock buffer circuit includes a clock output and is coupled to receive a clock input and a condition signal. The conditional clock buffer circuit includes a first circuit coupled to receive the clock input and a second circuit coupled to receive the clock input and the condition signal. The first circuit is configured to generate a first state on the clock output responsive to a first phase of the clock input. The second circuit is configured to conditionally generate a second state on the clock output responsive to the condition signal during a first portion of a second phase of the clock input. In one implementation, one or more of the conditional clock buffer circuits may be included in a clock tree. The clock tree may also include one or more levels of buffering.Type: GrantFiled: July 10, 2003Date of Patent: August 31, 2004Assignee: Broadcom CorporationInventor: Brian J. Campbell
-
Patent number: 6785836Abstract: A fault tolerant method transforms physically contiguous data in-place on a disk by partitioning the physically contiguous data into an empty region physically adjacent to data regions including a first data region and a last data region, the first and last data regions at opposing ends of the physically contiguous data regions. The physically contiguous data are transformed in an order beginning with the first data region and ending with the last data region. The transforming step perform first locking and reading the first data region, second, transforming the first data region, third, writing and unlocking the transformed first data region to the empty region, and fourth, declaring the first data region as the empty region while declaring the empty region as the first region. The first through fourth steps are repeated for each data region, until completion, to transform the physically contiguous data in-place on the disk.Type: GrantFiled: April 11, 2001Date of Patent: August 31, 2004Assignee: Broadcom CorporationInventors: Chris R. Franklin, Jeffrey T. Wong
-
Patent number: 6785152Abstract: A CAM may include a plurality of CAM cells. Each CAM cell is configured to generate an output indicating if a corresponding input bit and the bit stored in that CAM cell match. A circuit is configured to logically AND the outputs to generate a hit output. A first compare line generator circuit is configured to generate a first pulse responsive to a clock signal and a data signal and a second compare line generator circuit is configured to generate a second pulse responsive to the clock signal and the complement of the data signal. A CAM may include a circuit configured to generate a pulse indicating a hit in an entry of the CAM and a latch circuit configured to capture the pulse responsive to the first clock signal and configured to clear responsive to the second clock signal. A first CAM may store a value in each entry and may further store a compare result.Type: GrantFiled: August 14, 2003Date of Patent: August 31, 2004Assignee: Broadcom CorporationInventors: George Kong Yiu, Mark H. Pearce
-
Publication number: 20040165609Abstract: A method and apparatus for optimizing access to memory, wherein the method includes the steps of receiving a first request for access to a memory, receiving at least two additional requests for access to the memory, and determining a first clock overhead associated with the first request for access to the memory. The method further includes the steps of determining an additional clock overhead associated with each of the at least two additional requests for access to the memory in conjunction with the first request, determining a combination of requests that can be processed together using an optimized overhead, and processing the combination of requests as a single request with the optimal overhead.Type: ApplicationFiled: December 22, 2003Publication date: August 26, 2004Applicant: Broadcom CorporationInventors: Joseph Herbst, Allan Flippin
-
Publication number: 20040166799Abstract: A direct conversion satellite tuner is fully integrated on a common substrate. The integrated tuner receives an RF signal having a plurality of channels and down-converts a selected channel directly to baseband for further processing. The integrated tuner includes on-chip local oscillator generation, tunable baseband filters, and DC Offset cancellation. The integrated tuner can be implemented in a completely differential I/Q configuration for improved electrical performance. The entire direct conversion satellite tuner can be fabricated on a single semiconductor substrate using standard CMOS processing, with minimal off-chip components. The tuner configuration described herein is not limited to processing TV signals, and can be utilized to down-convert other RF signals to an IF frequency or baseband.Type: ApplicationFiled: August 26, 2003Publication date: August 26, 2004Applicant: Broadcom CorporationInventor: Alexandre Kral
-
Publication number: 20040164431Abstract: A method and apparatus for improved contact pad arrays and land patterns for integrated circuit packages are presented. A plurality of conductive pads are arranged in an array of rows and columns. At least one edge of a perimeter of the array is not fully populated with conductive pads. Spaces created in the edge by missing conductive pads create additional routing channels for signals from conductive pads within the array to be routed external to the array through the edge. A land pattern may have routing channels on one or more layers of a printed circuit board. In such a multi-layer land pattern, spaces can be created in edges on any number of the layers. Furthermore, corner pad arrangements having known routing channel characteristics can be used in any number of corners of a land pattern that incorporates spaces in an edge.Type: ApplicationFiled: August 29, 2003Publication date: August 26, 2004Applicant: Broadcom CorporationInventors: Kevin L. Seaman, Vernon M. Wnek
-
Publication number: 20040164427Abstract: A method and apparatus for improved contact pad arrays and land patterns for integrated circuit packages are presented. A plurality of conductive pads are arranged in an array of rows and columns. At least one edge of a perimeter of the array is not fully populated with conductive pads. Spaces created in the edge by missing conductive pads create additional routing channels for signals from conductive pads within the array to be routed external to the array through the edge. A land pattern may have routing channels on one or more layers of a printed circuit board. In such a multi-layer land pattern, spaces can be created in edges on any number of the layers. Furthermore, corner pad arrangements having known routing channel characteristics can be used in any number of corners of a land pattern that incorporates spaces in an edge.Type: ApplicationFiled: August 29, 2003Publication date: August 26, 2004Applicant: Broadcom CorporationInventors: Kevin L. Seaman, Vernon M. Wnek
-
Publication number: 20040164770Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.Type: ApplicationFiled: March 4, 2004Publication date: August 26, 2004Applicant: Broadcom CorporationInventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
-
Publication number: 20040165690Abstract: To synchronize a regularly occurring pulse train to the average of a bunched pulse train, an oscillator generates a plurality of differently phase shifted signals at a given frequency. One of the phase shifted signals is selected as an output signal. The output signal is compared with the bunched pulse train. The selected phase shifted signal is changed responsive to the comparison so the output signal occurs at the average frequency of the bunched pulse train. The oscillator is formed as a plurality of differential amplifier stages having equal controllable delays. The stages are connected together to form a ring oscillator. The output signal is compared with the bunched pulse train through a FIFO. A signal representative of the state of the FIFO is used as an error signal to control the selection of the phase shifted signal to be used as the output signal.Type: ApplicationFiled: February 27, 2004Publication date: August 26, 2004Applicant: Broadcom CorporationInventors: Tarek Kaylani, Fang Lu, Henry Samueli
-
Patent number: 6781461Abstract: Provided is a method and system for producing a drive signal for a current steering amplifier. An exemplary method comprises receiving a supply voltage signal and a differential input signal as a circuit input. A differential amplifier drive signal is produced in response to the received supply voltage signal, the received differential input signal, and the received differential control signal. The received differential input signal is adjusted to a value where magnitudes of negative and positive components of the differential control signal become equal to one another and are within a predetermined amount of a magnitude of the supply voltage signal.Type: GrantFiled: May 6, 2003Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventors: Adel Fanous, Leonard Dauphinee, Lawrence M. Burns, Donald McMullin
-
Patent number: 6781451Abstract: Provided is a switched capacitor feedback circuit including two or more input ports configured to receive a corresponding a number of input signals and at least one output port. The output port is configured to output an adjusting signal. The input signals includes a number of primary signals and two or more reference signals that are associated with a first timing phase of operation. The adjusting signal is produced based upon a comparison between the primary signals the reference signals. Also provided is a pair of active devices having gates coupled together and structured to receive the adjusting signal. The active devices are configured to provide a gain to the adjusting signal in accordance with a predetermined gain factor, and facilitate an adjustment to the number of primary signals based upon the gain during a second timing phase of operation.Type: GrantFiled: April 30, 2003Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventors: Tom W. Kwan, Ralph Duncan, Frank W. Singor
-
Patent number: 6781601Abstract: The present invention relates to a system and method for processing information, specifically data packets. One embodiment of the present invention relates to a method for processing information, comprising determining if a first identifier associated with the information is acceptable and assigning a second identifier to the information. The method further includes determining a type of processing that is required using the second identifier and performing that type of processing on the information.Type: GrantFiled: February 5, 2002Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventor: Francis Cheung
-
Patent number: 6781420Abstract: Embodiments of the present invention perform logical operations utilizing a symmetric logic circuit comprising two logic units. In a symmetric logic circuit, the circuit configuration used to process a first logic input in the first logic unit is the same as the circuit configuration used to process a second logic input in the second logic unit, and the circuit configuration used to process the second logic input in the first logic unit is the same as the circuit configuration used to process the first logic input in the second logic unit. The present invention may be used for logic circuits that perform a variety of logical operations, such as XOR, AND, NAND, OR, or NOR.Type: GrantFiled: September 12, 2002Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventor: Bo Zhang
-
Patent number: 6781421Abstract: A sense amplifier adapted to sense an input signal on global bitlines, having an amplifier offset cancellation network and an offset equalization network. The amplifier offset cancellation network mitigates an inherent offset signal value, a dynamic offset signal value, or both, yet produces a residual offset signal value, which is substantially eliminated by the offset equalization network. The sense amplifier also can include an isolation circuit to isolate the sense amplifier from the corresponding global bitlines when the sense amplifier is unused. Also, a charge-sharing circuit is used to share charge between the bitlines when the sense amplifier is activated, thus producing a limited voltage swing on the bit lines. The sense amplifier uses an amplifier offset cancellation network having multiple precharge-and-balance transistors, and an offset equalization network having at least one balancing transistor.Type: GrantFiled: December 5, 2002Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventors: Esin Terzioglu, Morteza Cyrus Afghahi
-
Patent number: 6781898Abstract: One of a linked list memories is selected as a defect marking memory and faults in rows of the defect marking memory are detected. Row addresses having at least one fault in defect address registers are stored. Faults in rows of other linked list memories are detected, where the other linked list memories are the linked list memories other than the defect marking memory and a marking code is stored for each row address of the other linked list memories in the defect marking memory, where a particular marking code indicates whether a particular row address has at least one fault. The defect address registers and the defect marking memory are searched when addresses of the linked list memories are linked and row addresses indicated as having at least one fault are skipped in the linking process.Type: GrantFiled: October 30, 2002Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventors: Hyung Won Kim, Chuen-Shen Shung
-
Patent number: 6782082Abstract: The present invention establishes a communications link between a central office (CO) modem and a customer premise equipment (CPE) modem. The CO modem then evaluates the performance of the communications link. Impairments on the communications link are identified based on the evaluation results. Next, adjustment parameters for improving the performance of the communications link are determined. The CPE modem is then modified in accordance with the determined adjustment parameters to establish an adjusted communications link between the CO modem and the CPE modem. In this way, impairments such as bridged taps and cross-talk can be avoided.Type: GrantFiled: July 29, 2002Date of Patent: August 24, 2004Assignee: Broadcom CorporationInventor: Raphael Rahamim
-
Publication number: 20040160286Abstract: A periodic signal generation circuit includes a differential crystal oscillator suitable for integration on a semiconductor substrate. The oscillator utilizes an external crystal as a resonator. The circuit is designed such that differential sinusoidal signals are present on the resonator leads to provide superior noise rejection of interfering signals. Differential signal transmission is maintained throughout the oscillator to reject noise generated by other circuitry that may be present on the substrate. Noise radiated out from the oscillator through the power supply, substrate, bond wires and pads is reduced due to the generation of differential signals of controlled sinusoidal amplitude and low harmonic content. The oscillator produces low phase noise so that the oscillator may be used in applications, such as TV receivers, that are sensitive to distortion. The circuit is a square wave that has low jitter, thus reducing jitter produced in digital circuits that, would utilize this square wave clock signal.Type: ApplicationFiled: February 23, 2004Publication date: August 19, 2004Applicant: Broadcom CorporationInventors: Christopher M. Ward, Pieter Vorenkamp
-
Publication number: 20040160263Abstract: The present invention relates to a replica network for linearizing switched capacitor circuits. A bridge circuit with a MOSFET resistor disposed in a resistor branch of the bridge circuit is provided. A noninverting terminal of an operational amplifier is connected to a first node of the bridge circuit and an inverting terminal of the operational amplifier is connected to a second node of the bridge circuit. The second node is separated from the first node by another node of the bridge circuit. An output of the operational amplifier is provided to a gate terminal of the MOSFET resistor and to the gate terminal of the MOSFET switch in a switched capacitor circuit, thereby controlling the resistance of the MOSFET switch so that it is independent of the signal voltage. In this manner, the replica network of the present invention linearizes the switched capacitor circuit. In this manner, the replica network of the present invention linearizes the switched capacitor circuit.Type: ApplicationFiled: February 23, 2004Publication date: August 19, 2004Applicant: Broadcom CorporationInventor: Sandeep K. Gupta
-
Publication number: 20040161048Abstract: A method and apparatus for performing trellis coded modulation of signals for transmission on a TDMA channel of a cable network, such as a DOCSIS cable network, is provided. In an embodiment, an upstream modulator portion of a cable modem receives burst data, selectively encodes the burst data for trellis coded modulation to generate encoded symbols, and modulates the encoded symbols for selective transmission over a time division multiple access (TDMA) channel or a synchronous code division multiple access (S-CDMA) channel of the cable network.Type: ApplicationFiled: February 13, 2003Publication date: August 19, 2004Applicant: Broadcom CorporationInventors: Kenneth G. Zaleski, Anders Hebsgaard
-
Publication number: 20040162020Abstract: A system and method for requesting additional bandwidth in a communications channel between one or more first satellite terminal devices and a second satellite terminal device, are provided. The method includes identifying an available field in a header to be transmitted from the one or more first devices to the second device and allocating at least a portion of the available field for requesting the additional bandwidth. A size of the available field is reconfigurable. The method also includes forwarding the extend header to the second device.Type: ApplicationFiled: April 23, 2003Publication date: August 19, 2004Applicant: Broadcom CorporationInventors: Mark Dale, Dorothy D. Lin, Alan Gin, Jen-Chieh Chien, David Hartman, Rocco J. Brescia, Ravi C. Bhaskaran, Adel F. Fanous