Patents Assigned to Broadcom
-
Publication number: 20040153681Abstract: Methods and circuits for phase detectors having extended linear and monotonic ranges of operation. Phase detectors consistent with the present invention include a REFERENCE output that has improved immunity to the timing relationship between data input and clock signals. This improved immunity results in extended linear and monotonic ranges of operations.Type: ApplicationFiled: November 12, 2002Publication date: August 5, 2004Applicant: Broadcom CorporationInventor: Jun Cao
-
Publication number: 20040150430Abstract: A differential driver includes a switching module and first and second voltage controlled voltage sources. The switching module has a plurality of switches each controlled by an input signal, a first voltage input and a second voltage input, and a signal output. The first voltage controlled voltage source is connected to the first voltage input. The first voltage controlled voltage source has a low impedance. The second voltage controlled voltage source is connected to the second voltage input. The second voltage controlled voltage source also has a low impedance. The switching circuit outputs an output signal having an output voltage and current controlled by the first and second voltage controlled voltage sources. The output signal is based upon the input signal.Type: ApplicationFiled: December 30, 2003Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Ning Li, Jiann-Chyi (Sam) Shieh
-
Publication number: 20040150544Abstract: An N-bit analog to digital converter includes a reference ladder connected to an input voltage at one end, and to ground at another end, an array of differential amplifiers whose differential inputs are connected to taps from the reference ladder, wherein each amplifier has a first differential input connected to the same tap as a neighboring amplifier, and a second differential input shifted by one tap from the neighboring amplifier, and an encoder that converts outputs of the array to an N-bit output.Type: ApplicationFiled: December 31, 2003Publication date: August 5, 2004Applicant: Broadcom CorporationInventor: Jan Mulder
-
Publication number: 20040153931Abstract: A method and device for testing multi-channel transceivers in an integrated circuit is provided. More specifically, the present invention relates to a method and device for implementing a built-in self-test for multi-channel transceivers. An exemplary embodiment of the present invention includes a test pattern generator, a multiplexer, a demultiplexer, and a test result evaluator. The test pattern generator generates a test pattern which is fed into each of the input channels of the multiplexer. The multiplexer multiplexes the data from all its input channels and then relays the data to the demultiplexer. The test result evaluator then individually checks the data at each of the output channels of the demultiplexer to determine whether the data received at each output channel is the same as the test pattern. In order to facilitate the checking process, signature analysis is utilized.Type: ApplicationFiled: January 23, 2004Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Jun Cao, Afshin Momtaz
-
Publication number: 20040151198Abstract: The invention allows data originating according to a first communications standard to be transmitted over a physical layer using a second communications standard. According to an embodiment of the invention, a data stream is received from a physical transmission medium that uses particular first communications standard. Next, a data type identification (DTID) is appended to each byte in the data stream, thereby creating a technology independent data stream having a particular bit rate. This bit rate is then matched to a different bit rate that corresponds to a second communications standard. The technology independent data stream is then transmitted over a physical transmission medium that uses the second communications standard.Type: ApplicationFiled: December 31, 2003Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Kevin Brown, Richard G. Thousand
-
Publication number: 20040150652Abstract: A graphics integrated circuit chip is used in a set-top box for controlling a television display. The graphics chip processes analog video input, digital video input, a graphics input and an audio input simultaneously. The chip uses window descriptors to describe logical surfaces, or windows, of graphics information to be displayed on the screen. The chip incorporates a unified memory architecture that provides a high level of system performance while conserving memory bandwidth and chip size. Video and graphics scaling capabilities as well as anti-flutter filtering capability are provided.Type: ApplicationFiled: January 21, 2004Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Alexander G. MacInnis, Chengfuh Jeffrey Tang, Xiaodong Xie, James T. Patterson, Greg A. Kranawetter
-
Publication number: 20040151120Abstract: A network component for processing a packet can include a buffer configured to receive a packet, a forwarding unit configured to forward the packet received at the first buffer to a loopback port, and a transmitting unit configured to transmit the packet out of the loopback port. In addition, the network component can include a loopback unit configured to loop back the packet into the loopback port, a first identification unit configured to identify an egress port, and a second transmitting unit configured to transmit the packet looped back from the loopback port out of the egress port.Type: ApplicationFiled: February 5, 2003Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Laxman Shankar, Shekhar Ambe
-
Publication number: 20040150467Abstract: Often programmable gain attenuators (PGAs) are combined with high pass filters. Adjustment of the highpass filter however can have unintended effects, such as changing the step size of the PGA. By placing the resistance of the highpass filter in parallel with a programmable attenuator divider, the steps of the PGA can be minimally affected as the highpass frequency is adjusted.Type: ApplicationFiled: January 21, 2004Publication date: August 5, 2004Applicant: Broadcom CorporationInventor: Arya R. Behzad
-
Publication number: 20040150543Abstract: A data shuffler apparatus for shuffling input bits includes a plurality of bit shufflers each inputting corresponding two bits x0 and x1 of the input bits and outputting a vector {x0′, x1′} such that a number of 1's at bit x0′ over time is within ±1 of a number of 1's at bit x1′. At least two 4-bit vector shufflers input the vectors {x0′, x1′}, and output 4-bit vectors, each 4-bit vector corresponding to a combination of corresponding two vectors {x0′, x1′} produced by the bit shufflers, such that the 4-bit vector shufflers operate on the vectors {x0′, x1′} in the same manner as the bit shufflers operate on the bits x0 and x1. The current, state of the bit shufflers is updated based on a next state of the 4-bit vector shufflers.Type: ApplicationFiled: January 30, 2003Publication date: August 5, 2004Applicant: Broadcom CorporationInventors: Minsheng Wang, Anil Tammineedi
-
Patent number: 6771714Abstract: Improved carrier recovery and symbol timing systems and methods suitable for use in connection with a dual-mode QAM/VSB receiver system is disclosed. Carrier and symbol timing acquisition and tracking loops are phase/frequency locked to an inserted pilot signal provided in an input VSB spectrum at a given frequency. An input spectrum is centered about baseband and the pilot is extracted by an equivalent filter which functions as a bandpass filter having pass bands centered about the pilot frequency. Since the pilot signal's frequency is given, its position in the frequency domain for any sampling frequency, is deterministic. The receiver's sampling frequency is provided such that the relationship is expressed as fc=fs/4. When tracked by a phase-lock loop, the pilot signal will appear at the correct location in the spectrum if the sampling frequency fs is correct, and will be shifted in one direction or the other if the sampling frequency fs is too high or too low.Type: GrantFiled: May 16, 2002Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Tian-Min Liu, Loke Kun Tan, Steven T. Jaffe
-
Patent number: 6771199Abstract: Methods and apparatuses for spectrally shaping mismatch errors in a multi-bit digital to analog converter (DAC). In an embodiment, the multi-bit DAC is constructed from K separate multi-element sub-DACs, where K and the number of elements in each sub-DAC are each preferably greater than two. A received digital input code is split into a set of K sub-codes corresponding to the digital input code. The set of K sub-codes can have one of at least N different sub-code orders that specify an order of each of the K sub-codes with respect to one another, where N>2. A sum of the K sub-codes equals the digital input code. One of the at least N different sub-code orders is selected using a shuffling algorithm. Then, each sub-code in the set of K sub-codes is output in accordance with the selected sub-code order.Type: GrantFiled: April 8, 2003Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Todd L. Brooks, David S. P. Ho, Kevin L. Miller, Eric Fogleman
-
Patent number: 6771321Abstract: A method and system for performing combing for PAL luma data is disclosed. The combing is performed for a display having a plurality of lines. The display is capable of depicting a frame including a horizontal boundary having a top edge and a bottom edge. A top line of the plurality of lines is at the top edge of the horizontal boundary. A bottom line of the plurality of lines is at the bottom edge of the horizontal boundary. The method and system includes providing a feedback multiplexer, a line delay and a feed forward multiplexer. The feedback multiplexer has a first input, a second input and a first output. The first input is for receiving luma data for a current line. The line delay has a delay input and a delay output, the delay input coupled with the first output. The delay output is coupled with the second input. The feed forward multiplexer has a third input, a fourth input and a second output. The third input is coupled with the delay output.Type: GrantFiled: December 3, 2001Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Aleksandr M. Movshovich, Brad A. Delanghe
-
Patent number: 6771097Abstract: A differential line driver includes a plurality of driver cells. Control logic outputs positive and negative control signals to the driver cells so as to match a combined output impedance of the driver cells at (Vop, Von). Each driver cell includes an input Vip and an input Vin, an output Vop and an output Von, a first PMOS transistor and a first NMOS transistor having gates driven by the input Vip, and a second PMOS transistor and a second NMOS transistor having gates driven by the input Vin. A source of the first PMOS transistor is connected to a source of the second PMOS transistor. A source of the first NMOS transistor is connected to a source of the second NMOS transistor. First and second resistors are connected in series between the first PMOS transistor and the first NMOS transistor, and connected together at Von. Third and fourth resistors are connected in series between the second PMOS transistor and the second NMOS transistor, and connected together at Vop.Type: GrantFiled: April 22, 2003Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: David Seng Poh Ho, Wee Teck Lee
-
Patent number: 6770963Abstract: A scalable multi-power integrated circuit package for integrated circuits having spaced apart first, second and third pluralities of respective spaced apart chip power bonding pads connected to corresponding first, second, and third chip power supply nets, the chip power bonding pads disposed adjacent to a chip periphery defining the chip area, the scalable multi-power integrated circuit package comprising: a central chip mounting area for mounting one of said integrated circuits, said chip mounting area defining a chip mounting area periphery surrounding said chip mounting area; spaced apart first, second and third package power supply continuous conductive traces, each trace disposed adjacent to the chip area mounting periphery; corresponding first, second and third pluralities of spaced apart package bonding areas defined along each respective one of said first, second and third package power supply continuous conductive traces, each respective one of said package bonding areas disposed in bondable alignmeType: GrantFiled: January 4, 2001Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventor: Ping Wu
-
Patent number: 6771127Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.Type: GrantFiled: March 26, 2002Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
-
Patent number: 6771725Abstract: Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow.Type: GrantFiled: July 29, 2002Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
-
Patent number: 6771549Abstract: A method for locating a repair solution for a memory that includes a memory array containing a plurality of rows and a plurality of columns, N redundant rows, and M redundant columns. Both N and M are integers, where N is greater than or equal to zero and M is greater than or equal to zero. The N redundant rows and the M redundant columns are collectively referred to as redundant lines. The method includes generating a first defect matrix defects in the memory array. Additionally, the method includes recursively, until either the repair solution is found or the redundant lines are consumed: selecting a first line in the defect matrix and having at least one defect; generating a second defect matrix by eliminating at least the defects in the first line from the first defect matrix; and determining if the repair solution is found.Type: GrantFiled: February 26, 2003Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Haluk Konuk, José L. Landivar, Zongbo Chen
-
Patent number: 6771196Abstract: System and method for decoding variable-length codes. A variable-length decoder includes an address generator and a local memory unit. The local memory stores a variable-length code look-up table. The local memory can be programmed to include a look-up table supporting substantially any decoding algorithm. In one embodiment, a decoder memory unit and a system memory unit are employed together with the local memory to store a codeword look-up table. The shortest codes are stored in local memory, the next shortest in decoder memory, and the longest codes are stored in system memory. A multistage search algorithm is employed to search for the longest codes. The address generator generates the address of the code table to be searched by adding the value of the bits to be searched to a base address.Type: GrantFiled: November 12, 2002Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventor: Vivian Hsiun
-
Patent number: 6771551Abstract: A digital memory system (30) includes a memory cell (52), a bit line (50), a transfer gate (60) a reference voltage generator (40), a sense amplifier (70) and a control circuit (80). The control circuit precharges the bit line to a bit line precharge voltage, which is sampled and stored. A corresponding reference voltage is generated after the bit line is isolated. The bit line and reference voltage are coupled to the sense amplifier so that a voltage is received based on charge stored in the memory cell. The sense amplifier then is isolated from the bit line and reference voltage and the sense amplifier is energized so that an output voltage is derived from the charge and reference voltage.Type: GrantFiled: April 25, 2003Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Esin Terzioglu, Morteza Cyrus Afghahi, Gil I. Winograd
-
Patent number: 6770948Abstract: An integrated fuse has regions of different doping located within a fuse neck. The integrated fuse includes a polysilicon layer and a silicide layer. The polysilicon layer includes first and second regions having different types of dopants. In one example, the first region has an N-type dopant and the second region has a P-type dopant. The polysilicon layer can also include a third region in between the first and second regions, which also has a different dopant. During a fusing event, a distribution of temperature peaks around the regions of different dopants. By locating regions of different dopants within the fuse neck, agglomeration of the silicide layer starts reliably within the fuse neck (for example, at or near the center of the fuse neck) and proceeds toward the contact regions. An improved post fuse resistance distribution and an increased minimum resistance value in the post fuse resistance distribution is realized compared to conventional polysilicon fuses.Type: GrantFiled: April 9, 2003Date of Patent: August 3, 2004Assignee: Broadcom CorporationInventors: Akira Ito, Henry Kuoshun Chen