Patents Assigned to Hyundai Electronics Industries Co., Ltd.
  • Patent number: 6969617
    Abstract: NAND type non-volatile ferroelectric memory cell and non-volatile ferroelectric memory of the same, in which numbers of access to a main cell and a reference cell are made the same, to maintain bitline induced voltages by the reference cell and by the main cell constant, for improving operation characteristics, minimizing a layout area, and permits a high density device integration, the memory cell including an N number of transistors connected in series, a bitline having an input terminal of a first transistor and an output terminal of (N)th transistor among the N number of transistors connected thereto, wordlines respectively connected to gates of the transistors except the (N)th transistor, a WEC signal line connected to a gate of the (N)th transistor and adapted to have an enable signal applied thereto only in a write or re-store mode, and ferroelectric capacitors respectively connected both to the wordlines and output terminals of the transistors.
    Type: Grant
    Filed: March 3, 2005
    Date of Patent: November 29, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Hee Bok Kang
  • Patent number: 6956091
    Abstract: The present invention relates to organic anti-reflective coating polymers suitable for use in a semiconductor device during a photolithograhy process for forming ultrafine patterns using 193 nm ArF beam radiation, and preparation method therefor. Anti-reflective coating polymers of the present invention contain a monomer having a pendant phenyl group having high absorbency at the 193 nm wavelength. When the polymers of the present invention are used in an anti-reflective coating in a photolithography process for forming ultrafine patterns, the polymers eliminate the standing waves caused by changes in the thickness of the overlying photosensitive film, by the spectroscopic property of lower layers on wafer and by changes in CD due to diffractive and reflective light originating from the lower layers.
    Type: Grant
    Filed: May 14, 2003
    Date of Patent: October 18, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Sung-eun Hong, Min-ho Jung, Ki-ho Baik
  • Patent number: 6949441
    Abstract: A ferroelectric memory device, e.g., nonvolatile, has an effective layout by eliminating a separate cell plate line. The ferroelectric memory device includes first and second split word lines formed over first and second active regions of a semiconductor substrate, and the first and second active regions are isolated from each other. Source and drain regions are formed in the first active region on both sides of the first split word line and the second active region on both sides of the second split word line. A conductive barrier layer, a first capacitor electrode and a ferroelectric layer are sequentially formed on the first and second split word lines. Two second capacitor electrodes with one connected to one of the source and drain regions of the second active region is formed over the first split word line. The other one is connected to one of the source and drain regions of the first active region and is formed over the second split word line.
    Type: Grant
    Filed: December 23, 2002
    Date of Patent: September 27, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Hee Bok Kang
  • Patent number: 6936880
    Abstract: A capacitor and a method of manufacturing the same are disclosed. The BST dielectric film is disposed between the lower electrode by coating a sidewall of the upper electrode and then forming the lower electrode in a second contact hole defined by the upper electrode and BST film. As such, degradation in the step coverage characteristic caused by forming a BST dielectric film having a desired composition ratio is avoided.
    Type: Grant
    Filed: December 18, 2002
    Date of Patent: August 30, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jong Bum Park
  • Patent number: 6937653
    Abstract: A rate control apparatus for real-time video communication includes: an initialization unit for setting an initial value required for rate control according to a transmission speed and the number of input frames; a target bit calculation unit for obtaining the target number of encoding bits, maximum allowable number of bits, and minimum allowable number of bits in consideration of a buffer state and a transmission speed; a rate control and encoder unit for executing rate control and encoding using the maximum allowable number of bits and the minimum allowable number of bits; a stuffing control unit for comparing the size of a bit stream from the rate control and encoding unit with the target number of encoding bits from the target bit calculation unit for thereby outputting stuffing bits; a buffering unit for storing a combination of the bit stream from the rate control encoding unit and the stuffing bits from the stuffing control unit for thereby outputting them to the target bit calculation unit; a frame sk
    Type: Grant
    Filed: May 18, 2001
    Date of Patent: August 30, 2005
    Assignee: Hyundai Electronics Industries, Co., Ltd.
    Inventors: Joon-Ho Song, Hyun-Soo Kang, Jae-Won Chung
  • Publication number: 20050185467
    Abstract: Methods are disclosed for erasing a flash memory cell including: (a) a semiconductor substrate, (b) a gate, (c) a source, (d) a drain, (e) a well, the gate including: (1) a tunnel oxide film, (2) a floating gate, (3) a dielectric film and (4) a control gate stacked on the semiconductor substrate. In one of the disclosed methods, a negative bias voltage is applied to the control gate, the source and drain are floated, a positive bias voltage is applied to the well to thereby create a positive bias voltage in the source and the drain, a ground voltage is applied to the well at a first time while maintaining the negative bias voltage a the control gate; and subsequently a ground voltage is applied to the control gate.
    Type: Application
    Filed: April 29, 2005
    Publication date: August 25, 2005
    Applicant: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD.
    Inventor: Hee Lee
  • Patent number: 6933196
    Abstract: A device isolation structure and method for a semiconductor device according to the present invention includes forming first and second trenches by etching predetermined regions of a semiconductor substrate, forming a buried insulating film in the trenches, filling in the trenches by depositing single crystal silicon film on the buried insulating film by a silicon epitaxy method, and forming a field insulating film on portions of the semiconductor substrate between the first and second trenches. The field oxide film isolating the single crystal silicon layers fills the adjacent trenches, thus isolating semiconductor devices, such as a high voltage device and a low voltage device, to be fabricated in the single crystal silicon layers.
    Type: Grant
    Filed: February 3, 2003
    Date of Patent: August 23, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jong-Hak Back
  • Patent number: 6927438
    Abstract: A nonvolatile ferroelectric memory device and a method for fabricating the same are provided that increase a process margin and simplify process steps. In addition, a number of masks is reduced to save the cost and at the same time minimize or reduce a layout area. The nonvolatile ferroelectric memory device can include first and second split wordlines formed along a first direction on a substrate at prescribed intervals, a first electrode of a first ferroelectric capacitor on the second split wordline and a first electrode of a second ferroelectric capacitor on the first split wordline, first and second ferroelectric layers respectively on surfaces of the first electrodes of the first and second ferroelectric capacitors, and second electrodes of the first and second ferroelectric capacitors, respectively, on surfaces of the first and second ferroelectric layers.
    Type: Grant
    Filed: July 12, 2004
    Date of Patent: August 9, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Hee Bok Kang, Jun Sik Lee
  • Patent number: 6914632
    Abstract: An apparatus for panning and scaling a window in CMOS image sensor is described. The apparatus comprises a pixel array having a plurality of unit pixels, a row driving part, an analog-digital converting part, an address generating part for generating a row address and a column address for the panning and scaling, and a line buffering part for receiving the digital pixel data outputted from the analog-digital converting part and outputting a pixel data according to the column address. According to the apparatus, CMOS image sensor can directly extract a pixel data of a desired resolution and scale offset.
    Type: Grant
    Filed: December 22, 1999
    Date of Patent: July 5, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Hyun-Eun Kim
  • Patent number: 6912245
    Abstract: Improved techniques for calculating decision parameters in an IMT-2000 system is disclosed. In an apparatus for calculating decision parameters, there is provided a correlation value calculation unit having a number of correlation value calculators, each of which calculates a correlation value between selected information that is selected at the mini-slot selection unit and one of capable input signals. In order to selectively operate the correlation value calculators, there is provided a correlation circuit control unit controlling the operation of each of the correlation value calculators by using each of the comparison between the received correlation value to a predetermined threshold value. Accordingly, the power consumption of the correlation value calculators is reduced. And, the decision parameter is selected from the decision parameters previously selected during the divided monitoring section, thereby enabling high-speed cell search.
    Type: Grant
    Filed: December 27, 2000
    Date of Patent: June 28, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae-Yong Lee
  • Patent number: 6903414
    Abstract: Semiconductor memory and method for fabricating the same, the semiconductor memory including a cell transistor having a trench region formed in a semiconductor substrate and channel regions at sides of the trench region, source/drain regions formed in a bottom of the trench region and in a surface of the substrate adjacent to the trench region and in contact with the channel region, and gate electrodes at sides of the trench insulated from the trench wall.
    Type: Grant
    Filed: August 20, 2002
    Date of Patent: June 7, 2005
    Assignee: Hyundai Electronics Industries, Co., Ltd.
    Inventor: Won So Son
  • Patent number: 6900064
    Abstract: NAND type non-volatile ferroelectric memory cell and non-volatile ferroelectric memory of the same, in which numbers of access to a main cell and a reference cell are made the same, to maintain bitline induced voltages by the reference cell and by the main cell constant, for improving operation characteristics, minimizing a layout area, and permits a high density device integration, the memory cell including an N number of transistors connected in series, a bitline having an input terminal of a first transistor and an output terminal of (N)th transistor among the N number of transistors connected thereto, wordlines respectively connected to gates of the transistors except the (N)th transistor, a WEC signal line connected to a gate of the (N)th transistor and adapted to have an enable signal applied thereto only in a write or re-store mode, and ferroelectric capacitors respectively connected both to the wordlines and output terminals of the transistors.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: May 31, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Hee Bok Kang
  • Patent number: 6893922
    Abstract: A non-volatile memory device and a manufacturing method thereof are disclosed. The non-volatile memory device includes a gate insulating film formed on a semiconductor substrate, a floating gate formed on the gate insulating film, a dielectric film comprising a (TaO)1?x(TiO)xN film on the floating gate, and a control gate formed on the dielectric film. Thus, large charge capacitance values can be obtained compared to a similarly sized device using an ONO or Ta2O5 thin film dielectric while simultaneously simplifying the manufacturing process.
    Type: Grant
    Filed: April 15, 2002
    Date of Patent: May 17, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Kwang Chul Joo, Kee Jeung Lee
  • Patent number: 6892220
    Abstract: An apparatus and method for checking a link validity in a computer network, wherein, for the linking and referencing from one multimedia document to a different multimedia document in the computer network, desired information of the different multimedia document, such as last modified timestamp information indicative of a last modification time of the different multimedia document and latest version information of the different multimedia document, are stored in a validity check field, thereby assuring a link consistency. Therefore, the number of system errors can be cost-effectively reduced when referencing a multimedia document, and the reliability of searching and browsing can be increased.
    Type: Grant
    Filed: December 4, 2000
    Date of Patent: May 10, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Sang Hoon Seol, Sang Wook Oh, Chul Hee Kang
  • Patent number: 6885103
    Abstract: A method for manufacturing a semiconductor device can simply form a silicide film for reducing ohmic contact between a metal line and a substrate and a ternary phase thin film as an amorphous diffusion prevention film between a metal line and the silicide film. The method for manufacturing a semiconductor device includes the steps of sequentially forming a first refractory metal and a second refractory metal on a semiconductor substrate, forming a silicide film on an interface between the semiconductor substrate and the first refractory metal, and reacting the semiconductor substrate with the first and second refractory metals on the silicide film to form a ternary phase thin film.
    Type: Grant
    Filed: July 17, 2003
    Date of Patent: April 26, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Dong Kyun Sohn, Ji Soo Park, Jong Uk Bae
  • Patent number: 6885070
    Abstract: In a semiconductor memory device including memory cells and a peripheral circuit unit, a memory cell has a first gate structure formed on a semiconductor substrate; a first impurity region of a first conductive type formed in the substrate on a first side of the gate structure; and a second impurity region formed in the substrate on a second side of the gate structure, the second impurity region including: a third impurity region of the first conductive type, a fourth impurity region of the first conductive type between the third impurity region and the second side of the gate structure, and a halo ion region of a second conductive type formed adjacent to the fourth impurity region.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: April 26, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Sang-Bai Yi, Jae-Min Yu, Sung-Chul Lee
  • Patent number: 6870769
    Abstract: A decoder circuit according to the present invention comprises a global row decoder consisted of a first decoding means selected according to a row address signal and a second decoding means to which an output signal of the first decoding means and an erasure signal are input and a local row decoder for selecting each global word line signal outputted from the global row decoder. The local row decoder is consisted of a first and second transistors to the word line signal is input, and a third, fourth and fifth transistors outputting a first voltage supply signal and a second voltage supply signal to a sector word line.
    Type: Grant
    Filed: December 24, 1997
    Date of Patent: March 22, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Im Cheol Ha
  • Publication number: 20050059172
    Abstract: A method for fabricating a non-volatile memory device. The method includes providing a substrate, e.g., silicon. The method also includes forming an oxide layer overlying the substrate; and forming a buffer layer overlying the oxide layer. A ferroelectric material is formed overlying the substrate and is formed preferably overlying the buffer layer. The method also includes forming a gate layer overlying the ferroelectric material, where the gate layer is overlying a channel region. The method further includes forming first source/drain region adjacent to a first side of the channel region and a second source/drain region adjacent to a second side of the channel region. In other embodiments, the method can also include other steps.
    Type: Application
    Filed: October 6, 2004
    Publication date: March 17, 2005
    Applicants: Hyundai Electronics Industries Co., Ltd, Hong Koo Kim
    Inventor: Hong Kim
  • Patent number: 6867804
    Abstract: An image sensor is an apparatus for sensing a light beam to generate a digital image data. The image sensor includes a pixel array for sensing a light beam to generate an analog image data, a control and interface unit for managing an interface with external circuits and generating control signals, a decoding unit for decoding the column address signal to generate a column selection signal, and a conversion unit for converting the analog image data into a digital image data.
    Type: Grant
    Filed: October 30, 2000
    Date of Patent: March 15, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Chan-Ki Kim, Kang-Jin Lee
  • Patent number: 6867109
    Abstract: The present invention discloses a mask set for compensating for a misalignment between the patterns and method of compensating for a misalignment between the patterns. A mask set of the present invention comprises a first mask consisted of a mask substrate on which a main pattern and a plurality of sub-patterns are formed, said sub-patterns formed at a side of the main pattern; a second mask consisted of a mask substrate on which a plurality of hole patterns are formed, the hole patterns corresponded to spaces between the main pattern and the sub-patterns of the first mask, respectively when the first and second mask are overlapped to each other; and a third mask consisted of mask substrate on which a plurality of bar patterns are formed, the bar patterns corresponded to the hole patterns of the second mask, respectively when the second and third mask are overlapped to each other.
    Type: Grant
    Filed: January 5, 2004
    Date of Patent: March 15, 2005
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Soon Won Hong, Tae Hum Yang