Patents Assigned to LSI Logic
  • Patent number: 5801422
    Abstract: Several inventions are disclosed. A cell architecture using hexagonal shaped cells is disclosed. The architecture is not limited to hexagonal shaped cells. Cells may be defined by clusters of two or more hexagons, by triangles, by parallelograms, and by other polygons enabling a variety of cell shapes to be accommodated. Polydirectional non-orthogonal three layer metal routing is disclosed. The architecture may be combined with the tri-directional routing for a particularly advantageous design. In the tri-directional routing arraingement, electrical conductors for interconnecting terminals of microelectronic cells of an integrated circuit preferrably extend in three directions that are angularly displaced from each other by 60.degree.. The conductors that extend in the three directions are preferrably formed in three different layers. A method of minimizing wire length in a semiconductor device is disclosed. A method of minimizing intermetal capacitance in a semiconductor device is disclosed.
    Type: Grant
    Filed: August 21, 1995
    Date of Patent: September 1, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, James S. Koford, Ranko Scepanovic, Edwin R. Jones, Gobi R. Padmanahben, Ashok K. Kapoor, Valeriy B. Kudryavtsev, Alexander E. Andreev, Stanislav V. Aleshin, Alexander S. Podkolzin
  • Patent number: 5801958
    Abstract: A technique for hierarchical display of control and dataflow graphs allowing a user to view hierarchically filtered control and dataflow information related to a design. The technique employs information inherent in the design description and information derived from design synthesis to identify "modules" of the design and design hierarchy. The user can specify a level of detail to be displayed for any design element or group of design elements. Any CDFG (control and dataflow graph) object can be "annotated" with a visual attribute or with text to indicate information about the design elements represented by the object. For example, block size, interior color, border color, line thickness, line style, etc., can be used to convey quantitative or qualitative information about a CDFG object. Examples of information which can be used to "annotate" objects include power dissipation, propagation delay, the number of HDL statement represented, circuit area, number of logic gates, etc.
    Type: Grant
    Filed: September 10, 1996
    Date of Patent: September 1, 1998
    Assignee: LSI Logic Corporation
    Inventors: Carlos Dangelo, Daniel Watkins, Doron Mintz
  • Patent number: 5799091
    Abstract: According to the present invention, a single chip semiconductor devices is provided. In one version of the invention, a single chip CMOS technology architecture is used to implement all or various combinations of baseband radio transmission, baseband interfaces and filtering, source coding, source interfaces and filtering, control and supervision, power and clock management, keyboard and display drivers, memory management and code compaction, digital signal processing ("DSP") and DSP memory and radio interface functions.
    Type: Grant
    Filed: May 24, 1996
    Date of Patent: August 25, 1998
    Assignee: LSI Logic Corporation
    Inventor: Johan Lodenius
  • Patent number: 5799080
    Abstract: A code mechanism is provided in an integrated circuit for identifying the integrated circuit such as by serial number or for use in enabling the circuit and equipment housing the circuit. Fuses, antifuses, and programmable field effect transistors are used in an array for establishing a code. The code can be established by loading a register through the array and then reading the register. Alternatively,the contents of the register can be compared with a code provided by a user to enable the circuit. In another embodiment, a ROM is loaded with a table of encryption keys, and a user addresses the ROM by loading an address in a register or in a RAM.
    Type: Grant
    Filed: July 13, 1995
    Date of Patent: August 25, 1998
    Assignee: LSI Logic Corporation
    Inventors: Gobi R. Padmanabhan, Joseph M. Zelayeta, Visvamohan Yegnashankaran, James W. Hively, John P. Daane
  • Patent number: 5796434
    Abstract: A system and method for estimating motion vectors between frames of a video sequence which operates in the DCT domain with improved efficiency and reduced computational requirements. The motion estimation system operates to encode a target block using pointers or motion vectors to a previously encoded block, referred to as the reference block or search block. The system first partitions the target frame into a plurality of target blocks, and DCT transforms the target blocks in the target frame. The motion estimation system then selects a candidate block from the search frame and DCT transforms the selected candidate block. The motion estimation system uses a novel method for selecting candidate blocks which allows re-use of at least a portion of the transformed values of a prior selected candidate block.
    Type: Grant
    Filed: June 7, 1996
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventor: Mody Lempel
  • Patent number: 5796650
    Abstract: A memory circuit wherein subthreshold leakage current may be reduced. The memory circuit includes a memory array composed of one or more storage cells that are each configured to store a memory value on a storage transistor. The storage cells further include a write transistor coupled to the storage transistor that is configured to allow data driven on a write bit line to be stored to the storage transistor. The write bit line is coupled to a write control unit, which includes a buffer and a offset voltage element. The buffer is configured to establish an output voltage on the write bit line in response to an input voltage. The offset voltage element is coupled to the buffer, and is configured to offset the output voltage on the write bit line by a predetermined amount. In one implementation of the write control unit, the buffer is formed by an inverter that includes a p-channel and an n-channel transistor. The offset voltage element is a diode-connected transistor coupled between the inverter and ground.
    Type: Grant
    Filed: May 19, 1997
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventors: Thomas R. Wik, Shahryar Aryani
  • Patent number: 5795682
    Abstract: Disclosed is an attenuated phase shift reticle design having a compensating transmissive region located where side lobe ringing is anticipated to be most severe. Unlike other transmissive regions on the reticle, no integrated circuit features are defined at the location of the compensating transmissive region. Because the radiation giving rise to side lobe ringing is approximately 180.degree. out of phase with the radiation passing through transmissive regions, radiation passing through the compensating transmissive region will reduce side lobe intensity by destructively interfering with the out of phase radiation. A disclosed reticle defines a plurality of closely packed vias to be formed in a passivating layer. In the case of a positive resist, transmissive regions are provided at locations on the reticle design corresponding to positions of the vias on the passivating layer. A phase shift reticle having such via layout is expected to produce severe side lobe ringing in the regions surrounding the vias.
    Type: Grant
    Filed: March 8, 1996
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventor: Mario Garza
  • Patent number: 5796171
    Abstract: An integrated circuit having an outer ring of bonding pads which is positioned so as to be adjacent to and concentric with the perimeter of the integrated circuit. The outer ring of bonding pads extends for at least a first portion of the perimeter. An inner ring of bonding pads is positioned interior of, adjacent to, and concentric with the first ring of bonding pads. The inner ring of bonding pads extends for at least a second portion of the perimeter. The first portion is greater than the second portion, or in other words, the outer ring of bonding pads extends further around the integrated circuit than the inner ring of bonding pads. In addition, the outer ring of bonding pads has a greater number of bonding pads that the inner ring of bonding pads. Traces are electrically connected to the bonding pads of the inner and outer rings, such that each pad is electrically connected to a unique trace, meaning that each pad has a trace which is associated with just that pad and with no other pad.
    Type: Grant
    Filed: September 16, 1996
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventors: Aydin Koc, Michael J. Steidl, Sanjay Dandia
  • Patent number: 5796625
    Abstract: A cell placement for an integrated circuit chip is divided into two "chessboard" patterns or "jiggles". Each pattern resembles a chessboard in that it consists of alternating regions of different types or "colors" such that no region of a given color has an edge common with another region of the same color. The jiggles are offset relative to each other such that the regions of one jiggle partially overlap at least two regions of the other jiggle. Simulated annealing is performed sequentially for each color of each jiggle. During each operation, a plurality of parallel processors operate on the regions simultaneously using a previous copy of the entire chip, with one processor being assigned to one or more regions. At the end of each operation, the copy of the chip is updated. The chessboard patterns eliminate unproductive cell moves resulting from adjacent regions having a common edge. The jiggles enable cells to move to their optimal positions from their initial region to any other region on the chip.
    Type: Grant
    Filed: March 1, 1996
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventors: Ranko Scepanovic, James S. Koford, Alexander E. Andreev, Ivan Pavisic
  • Patent number: 5796130
    Abstract: A novel configuration for MOS devices employed in a partially generic gate array type chip having large numbers of generally MOS devices. The MOS devices have a non-rectangular configuration and include at least a first and second region of conductivity type differing from the conductivity type of the gate array substrate that are separated by a channel over which an electrode strip such as a gate is formed. The non-rectangular configuration of the MOS devices provides a space savings that permits the presence of a greater number of devices on a single chip as compared to conventional gate array chips. In accordance with another aspect of the invention one or more patternable busses of conductive material, such as polysilicon, interconnect electrode strips of the MOS devices, such as gates strips, that are made of the same conductive material as the busses.
    Type: Grant
    Filed: December 26, 1995
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventors: Tim Carmichael, Gobi Padmanabhan, Abraham Yee, Stanley Yeh
  • Patent number: 5796265
    Abstract: A semiconductor device is provided having a circuit for measuring a propagation delay related to metal layers formed on the device. In one embodiment, the circuit includes a first bond pad connected to an input of a first signal path, the first signal path including a first plurality of serially connected logic gates wherein the connection between each logic gate of the first plurality is formed on a first metal layer and a second bond pad connected to an output of a second signal path, the second signal path including a second plurality of serially connected logic gates wherein the connection between each logic gate of the second plurality is formed on a second metal layer, the second signal path being in electrical communication with the first signal path.
    Type: Grant
    Filed: February 29, 1996
    Date of Patent: August 18, 1998
    Assignee: LSI Logic Corporation
    Inventor: Nicholas Sporck
  • Patent number: 5793416
    Abstract: A wireless communication unit for a wireless communication system transmits and receives video and audio signals over an RF bandwidth. The RF bandwidth is allocated among the audio and video signals to allow the audio and video signals to fit within the RF bandwidth. The allocation is performed by varying the rates of compression of the audio and video signals. The communication unit is applicable to subscriber units and base stations. Subscriber units such as cellular telephones can display the video images by using fast digital-to-analog converters and a dither technique. During a communication link, the subscriber unit receives a transmission header from another party on the communication link. The transmission header may include a request by the other party to change the allocation of the audio and video signals. If such a request is received, the subscriber unit automatically changes the allocation in response to the request.
    Type: Grant
    Filed: December 29, 1995
    Date of Patent: August 11, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, John Daane, Sandeep Jaggi
  • Patent number: 5793644
    Abstract: A large number of possible placements of cells on an integrated circuit chip are generated and evaluated to determine the placement with the highest fitness. Cells for transposition or "swapping" within each placement using genetic algorithms are selected using greedy algorithms based on the fitness of each cell. The cell fitnesses are evaluated in terms of interconnect congestion, total net wire length or other criteria. Cells are selected for genetic crossover by sorting the cells in order of fitness and multiplying the cell fitnesses by weighting factors that increase non-linearly with rank. The cells are selected using linear random number generation such that cells with higher fitnesses have a higher probability of selection. Cells having lowest fitness are selected for mutation, and transposed to random locations, to adjacent locations, with cells having second worst fitness, to the center of mass of the respective interconnect nets, or with two or more cells in a cyclical manner.
    Type: Grant
    Filed: September 17, 1996
    Date of Patent: August 11, 1998
    Assignee: LSI Logic Corporation
    Inventors: James S. Koford, Ranko Scepanovic, Edwin R. Jones, Douglas B. Boyle, Michael D. Rostoker
  • Patent number: 5793104
    Abstract: A semiconductor device package containing a semiconductor die uses a platform mounted on an active face of the die. The platform electrically connects to at least one bond pad on the die. A package lid electrically connects to the platform on the die and a package case connection. The package case connection is also electrically connected to at least one external connector on the package. The platform and package lid thereby connect the at least one bond pad on the die to the at least one external connector on the package. Using the platform and lid for electrical connections from the semiconductor die bond pads to the external package connector reduce the number of bond fingers required to surround the perimeter of the die. The package lid and platform may, for example, be used for ground or power connections to the die bond pads.
    Type: Grant
    Filed: February 29, 1996
    Date of Patent: August 11, 1998
    Assignee: LSI Logic Corporation
    Inventor: Scott Kirkman
  • Patent number: 5794010
    Abstract: A microprocessor is configured to fetch a compressed instruction set which comprises a subset of a corresponding non-compressed instruction set. The compressed instruction set is a variable length instruction set including 16-bit and 32-bit instructions. The 32-bit instructions are coded using an extend opcode, which indicates that the instruction being fetched is an extended (e.g. 32 bit) instruction. The compressed instruction set further includes multiple sets of register mappings from the compressed register fields to the decompressed register fields. Certain select instructions are assigned two opcode encodings, one for each of two mappings of the corresponding register fields. The compressed register field is directly copied into a portion of the decompressed register field while the remaining portion of the decompressed register field is created using a small number of logic gates.
    Type: Grant
    Filed: June 10, 1996
    Date of Patent: August 11, 1998
    Assignee: LSI Logic Corporation
    Inventors: Frank Worrell, Hartvig Ekner
  • Patent number: 5789811
    Abstract: A surface mounted integrated circuit die package includes a group of peripheral leads extending laterally outwardly from the perimeter of the package and also includes an array of solder balls on the bottom of the package. The arrangement provides for a greater number of input/output connections to a die package by utilizing both peripheral leads and a ball grid array without requiring increases in package size or a reduction in the width of electrically conductive interconnections.
    Type: Grant
    Filed: October 4, 1996
    Date of Patent: August 4, 1998
    Assignee: LSI Logic Corporation
    Inventors: Chok J. Chia, Patrick Variot
  • Patent number: 5789813
    Abstract: An integrated circuit package having a die supported on a ball grid array substrate and wire bonds electrically connecting the die to the substrate. Supported on the substrate is a lock ring having a threaded opening encircling the die. Encapsulant covers the die and the wire bonds and adheres the lock ring to the substrate. A heat sink having a threaded portion can be threaded into the lock ring into an operative cooling position relative to the die and subsequently to an unthreaded removed position. When in the latter position, a repair station can be positioned over the package and the solder balls are accessible for hot gas melting thereof for removal (or replacement) of the package from the underlying motherboard.
    Type: Grant
    Filed: September 30, 1996
    Date of Patent: August 4, 1998
    Assignee: LSI Logic Corporation
    Inventors: Janet Kirkland, Mark R. Schneider
  • Patent number: 5789028
    Abstract: A process and apparatus are described for inhibiting, but not completely eliminating, the deposition of titanium nitride by MOCVD on the end edge of a semiconductor substrate which comprises directing toward such substrate end edge a flow of one or more deposition-inhibiting gases in a direction which substantially opposes the flow of process gases toward the end edges of the substrate. This flow of deposition-inhibiting gases toward the end edges of the substrate reduces the deposition of the titanium nitride at the end edge of the semiconductor substrate either by directing some of the flow of process gases away from such end edge of the substrate, or by locally diluting such process gases in the region of the deposition chamber adjacent the end edge of the substrate, or by some combination of the foregoing.
    Type: Grant
    Filed: March 4, 1997
    Date of Patent: August 4, 1998
    Assignee: LSI Logic Corporation
    Inventors: Joe W. Zhao, Wei-Jen Hsia, Wilbur G. Catabay
  • Patent number: 5790611
    Abstract: A method and apparatus for improving the phase granularity when changing the phase of a digital signal. The present invention doubles the phase shift granularity of a phase shifting system by either adding or not adding one-half unit of phase delay to the digital signal being phase shifted. When increasing phase delay is being added to the digital signal, no additional phase delay is added to the digital signal. When decreasing phase delay is being adding to the digital signal, one-half unit of phase delay is added to the digital signal. Thus, whenever a change is made between increasing or decreasing phase delay, a one-half unit phase delay is introduced which effectively doubles the phase delay granularity of the phase delay system at the point of phase delay reversal.
    Type: Grant
    Filed: August 12, 1994
    Date of Patent: August 4, 1998
    Assignee: LSI Logic Corporation
    Inventors: Jen-Hsun Huang, Stony Peng
  • Patent number: 5789770
    Abstract: Several inventions are disclosed. A cell architecture using hexagonal shaped cells is disclosed. The architecture is not limited to hexagonal shaped cells. Cells may be defined by clusters of two or more hexagons, by triangles, by parallelograms, and by other polygons enabling a variety of cell shapes to be accommodated. Polydirectional non-orthogonal three layer metal routing is disclosed. The architecture may be combined with the tri-directional routing for a particularly advantageous design. In the tri-directional routing arraingement, electrical conductors for interconnecting terminals of microelectronic cells of an integrated circuit preferrably extend in three directions that are angularly displaced from each other by 60.degree.. The conductors that extend in the three directions are preferrably formed in three different layers. A method of minimizing wire length in a semiconductor device is disclosed. A method of minimizing intermetal capacitance in a semiconductor device is disclosed.
    Type: Grant
    Filed: August 21, 1995
    Date of Patent: August 4, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, James S. Koford, Ranko Scepanovic, Edwin R. Jones, Gobi R. Padmanahben, Ashok K. Kapoor, Valeriv B. Kudryavtsev, Alexander E. Andreev, Stanislav V. Aleshin, Alexander S. Podkolzin