Patents Assigned to STMicroelectronics Crolles 2 SAS
-
Publication number: 20230052676Abstract: An integrated circuit includes an N-type laterally diffused metal-oxide semiconductor (NLDMOS) transistor including an active semiconductor substrate region having P-type conductivity. The integrated circuit further includes a buried semiconductor region having N+-type conductivity underneath the active substrate region. The buried semiconductor region is more heavily doped than the active semiconductor substrate region.Type: ApplicationFiled: November 1, 2022Publication date: February 16, 2023Applicant: STMicroelectronics (Crolles 2) SASInventor: Jean JIMENEZ MARTINEZ
-
Patent number: 11581249Abstract: A first circuit structure of an electronic IC device includes comprises light-sensitive optical circuit components. A second circuit structure of the electronic IC device includes an electronic circuit component and an electrically-conductive layer extending between and at a distance from the optical circuit components and the electronic circuit component. Electrical connections link the optical circuit components and the electronic circuit component. These electrical connections are formed in holes which pass through dielectric layers and the intermediate conductive layer. Electrical insulation rings between the electrical connections and the conductive layer are provided which surround the electrical connections and have a thickness equal to a thickness of the conductive layer.Type: GrantFiled: September 9, 2020Date of Patent: February 14, 2023Assignee: STMicroelectronics (Crolles 2) SASInventors: Jean-Pierre Carrere, Francois Guyader
-
Patent number: 11581345Abstract: An image sensor includes a pixel with a photosensitive region accommodated within a semiconductor substrate and a MOS capacitive element with a conducting electrode electrically isolated by a dielectric layer. The dielectric layer forms an interface with both the photosensitive region and the semiconductor substrate, the interface of the dielectric layer including charge traps. A control circuit biases the electrode of the MOS capacitive element with a charge pumping signal designed to generate an alternation of successive inversion regimes and accumulation regimes in the photosensitive region. The charge pumping signal produces recombinations of photogenerated charges in the charge traps of the interface of the dielectric layer and the generation of a substrate current to empty recombined photogenerated charges.Type: GrantFiled: December 15, 2020Date of Patent: February 14, 2023Assignee: STMicroelectronics (Crolles 2) SASInventor: Francois Roy
-
Patent number: 11581449Abstract: The present disclosure relates to a photodiode comprising a first part made of silicon and a second part made of doped germanium lying on and in contact with the first part, the first part comprising a stack of a first area and of a second area forming a p-n junction and the doping level of the germanium increasing as the distance from the p-n junction increases.Type: GrantFiled: December 4, 2019Date of Patent: February 14, 2023Assignee: STMicroelectronics (Crolles 2) SASInventors: Younes Benhammou, Dominique Golanski, Denis Rideau
-
Publication number: 20230030472Abstract: An optical sensor includes pixels, with each pixel formed by a photodetector and a telecentric system topping the photodetector. Each telecentric system includes: an opaque layer with openings facing the photodetector and a microlens facing each opening and arranged between the opaque layer and the photodetector. Each pixel further includes an optical filter between the microlenses and the photodetector. The optical filter may, for example, be an interference filter, a diffraction grating-based filter or a metasurface-based filter.Type: ApplicationFiled: July 20, 2022Publication date: February 2, 2023Applicants: STMicroelectronics (Crolles 2) SAS, STMicroelectronics (Grenoble 2) SASInventors: Axel CROCHERIE, Olivier LE-BRIZ
-
Publication number: 20230032898Abstract: A memory cell includes a substrate with a semiconductor region and an insulating region. A first insulating layer extends over the substrate. A phase change material layer rests on the first insulating layer. The memory cell further includes an interconnection network with a conductive track. A first end of a first conductive via extending through the first insulating layer is in contact with the phase change material layer and a second end of the first conductive via is in contact with the semiconductor region. A first end of a second conductive via extending through the first insulating layer is in contact with both the phase change material layer and the conductive track, and a second end of the second conductive via is in contact only with the insulating region.Type: ApplicationFiled: July 27, 2022Publication date: February 2, 2023Applicants: STMicroelectronics S.r.l., STMicroelectronics (Crolles 2) SASInventors: Paolo Giuseppe CAPPELLETTI, Fausto PIAZZA, Andrea REDAELLI
-
Publication number: 20230012522Abstract: A method for manufacturing an electronic device includes locally implanting ionic species into a first region of a silicon nitride layer and into a first region of an electrically insulating layer located under the first region of the silicon nitride layer. A second region of the silicon nitride layer and a region of the electrically insulating layer located under the second region of the silicon nitride layer are protected from the implantation. The electrically insulating layer is disposed between a semi-conducting substrate and the silicon nitride layer. At least one trench is formed extending into the semi-conducting substrate through the silicon nitride layer and the electrically insulating layer. The trench separates the first region from the second region of the electrically insulating layer. The electrically insulating layer is selectively etched, and the etch rate of the electrically insulating layer in the first region is greater than the etch rate in the second region.Type: ApplicationFiled: September 27, 2022Publication date: January 19, 2023Applicants: STMICROELECTRONICS (CROLLES 2) SAS, STMICROELECTRONICS (ROUSSET) SASInventors: Franck JULIEN, Stephan NIEL, Leo GAVE
-
Publication number: 20230015854Abstract: A photonic system includes a first photonic circuit having a first face and a second photonic circuit having a second face. The first photonic circuit comprises first wave guides, and, for each first wave guide, a second wave guide covering the first wave guide, the second wave guides being in contact with the first face and placed between the first face and the second face, the first wave guides being located on the side of the first face opposite the second wave guides. The second photonic circuit comprises, for each second wave guide, a third wave guide covering the second wave guide. The first photonic circuit comprises first positioning devices projecting from the first face and the second photonic circuit comprises second positioning devices projecting from the second face, at least one of the first positioning devices abutting one of the second positioning devices in a first direction.Type: ApplicationFiled: September 15, 2022Publication date: January 19, 2023Applicant: STMicroelectronics (Crolles 2) SASInventors: Jean-Francois CARPENTIER, Charles BAUDOT
-
Patent number: 11555852Abstract: An optoelectronic chip includes optical inputs having different passbands, a photonic circuit to be tested, and an optical coupling device configured to couple said inputs to the photonic circuit to be tested.Type: GrantFiled: January 16, 2019Date of Patent: January 17, 2023Assignee: STMicroelectronics (Crolles 2) SASInventors: Patrick Le Maitre, Jean-Francois Carpentier
-
Patent number: 11552116Abstract: A pixel includes a photodiode and first and second transistors, the first and second transistors being coupled in series. One of the first and second transistors is a P channel transistor and the other is an N channel transistor. An electronic device may include one or more of the pixels.Type: GrantFiled: September 3, 2020Date of Patent: January 10, 2023Assignee: STMicroelectronics (Crolles 2) SASInventor: Thomas Dalleau
-
Publication number: 20230006132Abstract: A method for making a phase change memory includes a step of forming an array of phase change memory cells, with each cell being separated from neighboring cells in the same line of the array and from neighboring cells in the same column of the array, by the same first distance. The method further includes a step of etching one memory cell out of N, with N being at least equal to 2, in each line or each column.Type: ApplicationFiled: June 22, 2022Publication date: January 5, 2023Applicant: STMicroelectronics (Crolles 2) SASInventors: Laurent FAVENNEC, Fausto PIAZZA
-
Publication number: 20230005735Abstract: The present disclosure relates to a method for forming a cavity that traverses a stack of layers including a bottom layer, a first portion of which locally presents an excess thickness, the method comprising a first step of non-selective etching and a second step of selective etching vertically in line with the first portion.Type: ApplicationFiled: September 8, 2022Publication date: January 5, 2023Applicant: STMicroelectronics (Crolles 2) SASInventors: Delia RISTOIU, Pierre BAR, Francois LEVERD
-
Patent number: 11538719Abstract: A microelectronic device includes a PNP transistor and NPN transistor arranged vertically in a P-type doped semiconductor substrate. The PNP and NPN transistors are manufactured by: forming an N+ doped isolating well for the PNP transistor in the semiconductor substrate; forming a P+ doped region in the N+ doped isolating well; epitaxially growing a first semiconductor layer on the semiconductor substrate; forming an N+ doped well for the NPN transistor, where at least part of the N+ doped well extends into the first semiconductor layer; then epitaxially growing a second semiconductor layer on the first semiconductor layer; forming a P doped region forming the collector of the PNP transistor in the second semiconductor layer and in electrical contact with the P+ doped region; and forming an N doped region forming the collector of the NPN transistor in the second semiconductor layer and in electrical contact with the N+ doped well.Type: GrantFiled: January 28, 2021Date of Patent: December 27, 2022Assignee: STMicroelectronics (Crolles 2) SASInventor: Jean Jimenez Martinez
-
Publication number: 20220406837Abstract: A photosensitive sensor includes a pixel formed by a photosensitive region in a first semiconductor material, a read region in a second semiconductor material, and a transfer gate facing the parts of the first semiconductor material and the second semiconductor material located between the photosensitive region and the read region. The first semiconductor material and the second semiconductor material have different band gaps and are in contact with one another to form a heterojunction facing the transfer gate.Type: ApplicationFiled: June 14, 2022Publication date: December 22, 2022Applicant: STMicroelectronics (Crolles 2) SASInventor: Francois ROY
-
Publication number: 20220406829Abstract: An integrated sensor includes a substrate made of a first semiconductor material having a first optical refractive index. The substrate includes a pixel array, wherein each pixel has a photosensitive active zone formed by an index contrast zone including a matrix of the first semiconductor material and a periodic structure embedded in the matrix. The periodic structure extends from the backside of the substrate and has a two-dimensional periodicity in a parallel plane with the backside. A value of the periodicity is linked with the wavelength of the optical signal and with the first refractive index. Elements of the periodic structure are formed of a second optically transparent material having a second refractive index less than the first refractive index. These elements are positioned at locations defined by the periodicity except for at one location defining a region, preferably central, that is devoid of a corresponding one of the elements.Type: ApplicationFiled: June 14, 2022Publication date: December 22, 2022Applicant: STMicroelectronics (Crolles 2) SASInventor: Maurin DOUIX
-
Publication number: 20220406828Abstract: The present disclosure relates to an image sensor comprising a first layer of photoelectric material and a diffraction grating located between said first layer and the face of the sensor configured to receive light rays.Type: ApplicationFiled: June 14, 2022Publication date: December 22, 2022Applicant: STMicroelectronics (Crolles 2) SASInventors: Axel CROCHERIE, Sandrine VILLENAVE, Felix BARDONNET
-
Patent number: 11531224Abstract: A method includes forming a layer made of a first insulating material on a first layer made of a second insulating material that covers a support, defining a waveguide made of the first material in the layer of the first material, covering the waveguide made of the first material with a second layer of the second material, planarizing an upper surface of the second layer of the second material, and forming a single-crystal silicon layer over the second layer.Type: GrantFiled: July 16, 2020Date of Patent: December 20, 2022Assignee: STMicroelectronics (Crolles 2) SASInventor: Sebastien Cremer
-
Patent number: 11527570Abstract: A charge-coupled device includes an array of insulated electrodes vertically penetrating into a semiconductor substrate. The array includes rows of alternated longitudinal and transverse electrodes. Each end of a longitudinal electrode of a row is opposite and separated from a portion of an adjacent transverse electrode of that row. Electric insulation walls extend parallel to one another and to the longitudinal electrodes. The insulation walls penetrate vertically into the substrate deeper than the longitudinal electrodes. At least two adjacent rows of electrodes are arranged between each two successive insulation walls.Type: GrantFiled: March 12, 2021Date of Patent: December 13, 2022Assignee: STMicroelectronics (Crolles 2) SASInventor: Francois Roy
-
Patent number: 11522057Abstract: A method for manufacturing an electronic device includes locally implanting ionic species into a first region of a silicon nitride layer and into a first region of an electrically insulating layer located under the first region of the silicon nitride layer. A second region of the silicon nitride layer and a region of the electrically insulating layer located under the second region of the silicon nitride layer are protected from the implantation. The electrically insulating layer is disposed between a semi-conducting substrate and the silicon nitride layer. At least one trench is formed extending into the semi-conducting substrate through the silicon nitride layer and the electrically insulating layer. The trench separates the first region from the second region of the electrically insulating layer. The electrically insulating layer is selectively etched, and the etch rate of the electrically insulating layer in the first region is greater than the etch rate in the second region.Type: GrantFiled: November 20, 2020Date of Patent: December 6, 2022Assignees: STMicroelectronics (Crolles 2) SAS, STMICROELECTRONICS (ROUSSET) SASInventors: Franck Julien, Stephan Niel, Leo Gave
-
Publication number: 20220384721Abstract: A memory cell is manufactured by: (a) forming a stack comprising a first layer made of a phase change material and a second layer made of a conductive material; (b) forming a mask on the stack covering only the memory cell location; and (c) etching portions of the stack not covered by the first mask. The formation of the mask covering only the memory cell location comprises defining a first mask extending in a row direction for each row of memory cell locations and then patterning the first mask in a column direction for each column of memory cell locations.Type: ApplicationFiled: May 23, 2022Publication date: December 1, 2022Applicant: STMicroelectronics (Crolles 2) SASInventors: Pascal GOURAUD, Laurent FAVENNEC