Patents Assigned to STMicroelectronics Pvt. Ltd.
  • Publication number: 20130082778
    Abstract: In an embodiment are provided are a differential amplifier, a method of amplifying a differential input signal, a device including a differential amplifier, and a low voltage differential signaling receiver.
    Type: Application
    Filed: September 30, 2011
    Publication date: April 4, 2013
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: Abhishek SHARMA
  • Patent number: 8411518
    Abstract: A memory circuit includes a memory cell configured to be re-writable. A write enable circuit is configured to enable writing a signal via a pair of bit lines to the memory cell depending on a write signal. A charge supply circuit is configured to supply a charge to at least one of the pair of bit lines. A charge supply controller is configured to control the charge supply circuit to supply the charge dependent on at least one of the temperature of the memory circuit and the potential difference supply of the memory circuit.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: April 2, 2013
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Dhori Kedar Janardan, Rakesh Kumar Sinha, Sachin Gulyani
  • Patent number: 8410828
    Abstract: The invention relates to a driver circuit used to transmit a digital signal from a source device to a destination device. The driver circuit provides a controlled switching time to improve digital signal quality, while reducing electromagnetic interference. In the circuit, a pair of first switches of a first plurality are coupled in parallel between a first current node and respective ones of first and second output terminals. A plurality of pairs of second switches of a second plurality are coupled in parallel between a respective second current node and the first and second output terminals. Timing circuitry applies input signals to the pair of first switches and successive input signals to the pairs of second switches so as to develop a staggered voltage across a load coupled between the first and second output terminals.
    Type: Grant
    Filed: December 28, 2010
    Date of Patent: April 2, 2013
    Assignee: STMicroelectronics Pvt Ltd.
    Inventor: Rajeev Jain
  • Patent number: 8411811
    Abstract: In a method for recovery of a clock from a received digital data stream and an apparatus for recovering a clock from a received digital data stream, phase-shifted clock signals are generated from a receiver's clock. After selecting one of the phase-shifted clock signals, two other phase-shifted clock signals are determined. Depending on sample values taken at rising/falling edges of the three selected phase-shifted clock signals, counter values are increased and compared. The selection of phase-shifted clock signals and the steps of sampling the input digital data stream, comparing the values and increasing counter values, if required, are repeatedly performed until the comparison result of the counter values indicates that one of the latter determined phase-shifted clock signals strobes the received digital data stream in the center of a bit period.
    Type: Grant
    Filed: July 21, 2010
    Date of Patent: April 2, 2013
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventor: Nitin Gupta
  • Patent number: 8395991
    Abstract: Systems and methods are for implementing a NSV2SV converter that converts a non-scalable video signal to a scalable video signal. In an implementation, a non-scalable video signal encoded in H.264/AVC standard is decoded and segmented into spatial data and motion data. The spatial data is resized into a desired resolution by down-sampling the spatial data. The motion data is also resized in every layer, except in the top layer, of a scalable video coding (SVC) encoder by using an appropriate measure. Further, the motion data is refined based on the resized spatial data in every layer of the SVC encoder. The refined motion data and the down-sampled spatial data are then transformed and entropy encoded in the SVC standard in every layer. The SVC encoded output from every layer is multiplexed to produce a scalable video signal.
    Type: Grant
    Filed: September 14, 2009
    Date of Patent: March 12, 2013
    Assignees: STMicroelectronics PVT. Ltd., STMicroelectronics S.R.L.
    Inventors: Ravin Sachdeva, Sumit Johar, Emiliano Mario Piccinelli
  • Publication number: 20130058155
    Abstract: A 6T SRAM includes two inverters connected in antiparallel, and two access transistors, each connected between a bit line and a common node of the inverters. Each inverter includes a pullup transistor and a pulldown transistor. A product formed by a ratio of the pulldown transistor gate width to the access transistor gate width multiplied by a ratio of the access transistor gate length to the pulldown transistor gate length is smaller than one. Furthermore, the pullup transistor gate width is greater than or equal to the pulldown transistor gate width.
    Type: Application
    Filed: August 24, 2012
    Publication date: March 7, 2013
    Applicants: STMICROELECTRONICS PVT LTD, STMICROELECTRONICS (CROLLES 2) SAS
    Inventors: Olivier Callen, Anuj Grover, Tanmoy Roy
  • Patent number: 8386864
    Abstract: A system and method of sharing testing components for multiple embedded memories and the memory system incorporating the same are disclosed. The memory system includes multiple test controllers, multiple interface devices, a main controller, and a serial interface. The main controller is used for initializing testing of each of the dissimilar memory groups using a serial interface and local test controllers. The memory system results in reduced routing congestion and faster testing of plurality of dissimilar memories. The present disclosure further provides a programmable shared built in self-testing (BIST) architecture utilizing globally asynchronous and locally synchronous (GALS) methodology for testing multiple memories. The built in self-test (BIST) architecture includes a programmable master controller, multiple memory wrappers, and an interface. The interface can be a globally asynchronous and locally synchronous (GALS) interface.
    Type: Grant
    Filed: January 30, 2012
    Date of Patent: February 26, 2013
    Assignee: STMicroelectronics PVT. Ltd.
    Inventors: Prashant Dubey, Akhil Garg, Sravan Kumar Bhaskarani
  • Publication number: 20130033289
    Abstract: A system having an input and output buffer includes a dynamic driver reference generator to generate dynamic driver reference signals based on a data signal and an IO buffer supply voltage, a level shifter to generate level shifted signals based, in part, on the dynamic driver reference signals, and a driver having at least one stress transistor. The driver dynamically adjusts a voltage across the stress transistor based on at least one of dynamic driver reference signals, the level shifted signals, and a current state of an IO pad.
    Type: Application
    Filed: September 23, 2011
    Publication date: February 7, 2013
    Applicant: STMicroelectronics Pvt Ltd.
    Inventor: Sushrant MONGA
  • Patent number: 8362613
    Abstract: The present disclosure is directed to a semiconductor die having a chip outline boundary, a die seal, a row of input/output contact pads separated from the chip outline boundary by the die seal, a first row of solder bump connections positioned between the row of input/output contact pads and the die seal, and a second row of solder bump connections separated from the first row of solder bump connections by the row of input/output contact pads.
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: January 29, 2013
    Assignee: STMicroelectronics Pvt Ltd.
    Inventors: Anil Yadav, Sanjeev Kumar Jain, Rajesh Bajaj
  • Publication number: 20130021077
    Abstract: A circuit including an input configured to receive a clock signal. Detection circuitry may be configured to detect if the clock signal is present on the input. An output is configured to provide a control signal having a first level if the clock signal is present on the input and a second level if the clock signal is absent from the input.
    Type: Application
    Filed: July 20, 2011
    Publication date: January 24, 2013
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: Shiv Harit Mathur
  • Publication number: 20130003484
    Abstract: A memory includes memory cells, data lines, block select lines, and selection circuitry. The data lines provide data to and from the memory cells and may be grouped into blocks. Each block includes data lines. Each of the block select lines is associated with a respective one of the blocks. The selection circuitry is select a block in response to a respective block select line and the memory performs a memory operation using the selected bit line block.
    Type: Application
    Filed: June 29, 2011
    Publication date: January 3, 2013
    Applicants: STMicroelectronics (CROLLES 2) SAS, STMicroelectronics Pvt Ltd.
    Inventors: Anuj PARASHAR, Marc Vernet
  • Publication number: 20130007548
    Abstract: An embodiment of a method for automated test pattern generation (ATPG), a system for ATPG, and a memory configured for ATPG. For example, an embodiment of a memory includes a first test memory cell, a data-storage memory cell, and a test circuit configured to enable the test cell and to disable the data-storage cell during a test mode.
    Type: Application
    Filed: July 1, 2011
    Publication date: January 3, 2013
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: Nishu KOHLI
  • Publication number: 20130002213
    Abstract: A regulator structure includes a first differential amplifier having a first input coupled to a reference voltage node. A second differential amplifier has a first input coupled to the output of the first differential amplifier. A third differential amplifier has a first input coupled to the output of the first differential amplifier. A first pmos transistor has its gate coupled to the second differential amplifier output, and its drain coupled to a second input of each of the first and second differential amplifiers. A second pmos transistor has its gate coupled to the third differential amplifier output, and its drain configured to output a regulated voltage which is also a second input of the third differential amplifier. A circuit is configured to replicate the regulated voltage and couple the replicated regulated voltage to the drain of the first pmos transistor.
    Type: Application
    Filed: June 28, 2011
    Publication date: January 3, 2013
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Rupesh Khare, Nitin Bansal
  • Publication number: 20130003905
    Abstract: An embodiment of a detector includes first and second generators. The first generator is operable to receive a transition of a first signal and to generate in response to the transition a first pulse having a length that is approximately equal to a length of a detection window. And the second generator is operable to receive a second signal and to generate a second pulse having a relationship to the first pulse in response to a transition of the second signal occurring approximately during the detection window.
    Type: Application
    Filed: June 30, 2011
    Publication date: January 3, 2013
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Abhishek JAIN, Kallol CHATTERJEE, Chittoor PARTHASARATHY, Saurabh Kumar SINGH
  • Publication number: 20130003442
    Abstract: A memory bank includes memory cells and an additional cell to determine an operating voltage of the memory bank. The additional cell has an operating margin that is less than a corresponding operating margin of the other memory cells in the memory bank.
    Type: Application
    Filed: June 29, 2011
    Publication date: January 3, 2013
    Applicant: STMicroelectronics Pvt Ltd.
    Inventor: Vivek Asthana
  • Publication number: 20130003882
    Abstract: An embodiment of a pre-emphasis circuit, an embodiment of a method for pre-emphasizing complementary single-ended signals, an embodiment of a transmitter, and an embodiment of a communication system.
    Type: Application
    Filed: September 23, 2011
    Publication date: January 3, 2013
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: ManoharRaju K.S.V., Hiten ADVANI
  • Publication number: 20120326517
    Abstract: A system switches between application of a first supply voltage and a second supply voltage to a load. The second supply voltage is a regulated voltage that is generated from the first supply voltage, or is alternatively generated from a reference voltage, such as bandgap. When the load is supplied from the first supply voltage, the regulated voltage is also generated from the first supply voltage. At or after switching the load to the second supply voltage, the regulated voltage is generated instead from the reference voltage. The load is a clock circuit, such as an oscillator. The controlled switching of the supply voltage for the load in the manner described addresses concerns over introducing errors in the output clock signal when the clock circuit's supply voltage is changed.
    Type: Application
    Filed: June 23, 2011
    Publication date: December 27, 2012
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Rajesh Narwal, Shantanu Goel
  • Patent number: 8330518
    Abstract: The present disclosure relates to a low consumption flip-flop circuit with data retention, comprising at least one flip-flop and at least one retention cell connected to the output of the flip-flop and configured so that during normal operation of the flip-flop circuit, the retention cell transmits the data or logic state present on the output terminal of the flip-flop to its own output terminal, while during low consumption operation of the flip-flop circuit a latch circuit of the retention cell suitable to memorize data or a logic state corresponding to the last data or logic state present on the output terminal of the flip-flop is activated.
    Type: Grant
    Filed: January 18, 2011
    Date of Patent: December 11, 2012
    Assignees: STMicroelectronics S.r.l., STMicroelectronics PVT Ltd
    Inventors: Andrea Mario Veggetti, Abhishek Jain, Pankaj Rohilla
  • Publication number: 20120304000
    Abstract: A restoring operation of a storage device based on a flash memory. In an embodiment, a storage device emulates a logical memory space (including a plurality of logical blocks each one having a plurality of logical sectors), which is mapped on a physical memory space of the flash memory (including a plurality of physical blocks each one having a plurality of physical sectors for storing different versions of the logical sectors). A method may detect a plurality of conflicting physical blocks for a corrupted logical block and determines a plurality of validity indexes. One or more of the conflicting physical blocks are selected according to the validity indexes. The selected conflicting physical blocks are then associated with the corrupted logical block. At the end, each one of the non-selected conflicting physical blocks is discarded.
    Type: Application
    Filed: October 13, 2011
    Publication date: November 29, 2012
    Applicants: STMICROELECTRONICS PVT. LTD., STMICROELECTRONICS S.R.L.
    Inventors: Sudeep BISWAS, Angelo DI SENA, Domenico MANNA
  • Patent number: 8314633
    Abstract: Described herein are various principles for operating a transmitter circuit to reduce noise affecting a signal being generated and reducing jitter. In some embodiments, a circuit is operated in a way that switching occurs at or above a bit rate of transmission, such that at least one switch changes state at least for every bit. Operating the circuit in such a way leads to a switching rate that is above a resonant frequency of the circuit and prevents large oscillations and noise from being inserted into the signal and causing communication problems.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: November 20, 2012
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Nitin Gupta, Tapas Nandy, Phalguni Bala, Pikul Sarkar