Patents Assigned to STMicroelectronics Pvt. Ltd.
-
Patent number: 8291366Abstract: A routing system is improved by performing three steps sequentially to complete an execution process. The first step estimates a normalized criticality score for each design net. The second step arranges the scores for each design net in descending order. Third step rips up and reroutes the design so as to make it more feasible.Type: GrantFiled: December 3, 2009Date of Patent: October 16, 2012Assignee: STMicroelectronics PVT LtdInventors: Himanshu Srivastava, Jyoti Malhotra
-
Patent number: 8286012Abstract: The present invention provides a method and system for controlling leakage power consumption at a System on Chip (SoC) level during a normal run or a boot-up mode. The leakage power reduction is achieved by incorporating a central programmable controller in the SoC architecture and test structures of idle SoC peripherals to place them into an Absolute Minimum Power consumption state with respect to static and dynamic power.Type: GrantFiled: April 28, 2011Date of Patent: October 9, 2012Assignee: STMicroelectronics Pvt. Ltd.Inventors: Satinder Singh Malhi, Arant Agrawal
-
Publication number: 20120223735Abstract: A circuit for detecting a single bit upset in a dynamic logic circuit includes a latch circuit having an input for receiving a reset signal, and an output for providing a flag output signal, the latch circuit being clocked by a first clock signal, a first transistor having a drain coupled to the output of the latch circuit, a gate for receiving a second clock signal, and a source, and a second transistor having a drain coupled to the source of the first transistor, a gate for receiving a third clock signal, and a source coupled to ground.Type: ApplicationFiled: March 1, 2011Publication date: September 6, 2012Applicants: STMicroelectronics S.r.l., STMicroelectronics Pvt Ltd.Inventors: Chirag GULATI, Jitendra DASANI, Rita ZAPPA, Stefano CORBANI
-
Publication number: 20120224440Abstract: In a memory device, a bitline write voltage is applied to a first bitline. A wordline voltage is applied to a first wordline for writing data to a first memory cell connected to the first wordline and the first bitline. The first bitline and the second bitline are electrically connected for charge sharing between the first bitline and the second bitline. A predetermined time after electrically connecting the first bitline and the second bitline, the first and the second bitline are electrically disconnected and the bitline write voltage is applied to the second bitline. The wordline voltage is applied to a second wordline for writing data to a second memory cell connected to the second wordline and the second bitline.Type: ApplicationFiled: March 16, 2012Publication date: September 6, 2012Applicant: STMicroelectronics PVT LTD (INDIA)Inventors: Naveen BATRA, Rajiv Kumar, Saurabh Agrawal
-
Publication number: 20120218002Abstract: An apparatus for measuring time interval between two edges of a clock signal and includes an edge generator, a first multi-tap delay module, a second multi-tap delay module, and a multi-element phase detector. The edge generator produces a first edge at a first output node and a second selected edge at a second output node. First multi-tap delay module provides a first incremental delay at each tap to the first edge. Second multi-tap delay module provides a second incremental delay at each tap to the second selected edge. Each element of the multi-element phase detector has first and second input terminals. The first input terminal is coupled to a selected tap of the first multi-tap delay module and the second input terminal is coupled to a corresponding tap of the second multi-tap delay module. The output terminals of the multi-element phase detector provide the value of the time interval.Type: ApplicationFiled: April 13, 2012Publication date: August 30, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Kallol Chatterjee, Anurag Tiwari
-
Publication number: 20120182060Abstract: A negative voltage level shifter circuit includes a pair of input transistors, a gate of each input transistor being driven by one of an input signal and an inverted version of the input signal, a cascode sub-circuit coupled to the pair of input transistors, and a pair of cross-coupled transistors for locking a state of the voltage level shifter depending on the input signal, wherein respective gates of the cross-coupled transistors are driven by outputs of respective comparator sub-circuits.Type: ApplicationFiled: June 29, 2011Publication date: July 19, 2012Applicant: STMicroelectronics Pvt Ltd.Inventor: Vikas Rana
-
Publication number: 20120176264Abstract: A dynamic element matching (DEM) scheme is implemented in a crawling code generator for converting a b-bit binary input code into a (2b?1)-bit digital output code. A random generator determines for every conversion step a direction. A decimal difference between the current and previous binary input is calculated. The new crawling output code is determined based on the previous crawling output code, the direction and the decimal difference. The DEM scheme is used in a digital-to-analog converter such that the crawling output code switches digital-to-analog converting elements that output analog signals that are then summed to be the final analog signal.Type: ApplicationFiled: March 16, 2012Publication date: July 12, 2012Applicant: STMicroelectronics PVT LTD (INDIA)Inventors: Rakhel Kumar PARIDA, Ankur BAL, Anil KUMAR, Anupam JAIN
-
Publication number: 20120176173Abstract: Adaptive scaling digital techniques attempt to place the system close to the timing failure so as to maximize energy efficiency. Rapid recovery from potential failures is usually by slowing the system clock and/or providing razor solutions (instruction replay.) These techniques compromise the throughput. We present a technique to provide local in-situ fault resilience based on dynamic slack borrowing. This technique is non-intrusive (needs no architecture modification) and has minimal impact on throughput.Type: ApplicationFiled: June 30, 2011Publication date: July 12, 2012Applicants: STMICROELECTRONICS SA, STMicroelectronics Pvt Ltd.Inventors: Chittoor PARTHASARATHY, Nitin Chawla, Kallol Chatterjee, Pascal Urard
-
Patent number: 8218377Abstract: A fail-safe level shifter switching with high speed and operational for a wide range of voltage supply includes a cascode module, and one or more speed enhancer modules. The cascode module receives one or more input logic signal for generating a plurality of output signals with a reduced switching time. The speed enhancer modules are coupled to the cascode module for facilitating faster charging and discharging of nodes of the cascode module and improving the robustness and operating voltage range of cascode module.Type: GrantFiled: May 12, 2009Date of Patent: July 10, 2012Assignee: STMicroelectronics Pvt. Ltd.Inventors: Amit Tandon, Promod Kumar, Abhishek Lal
-
Publication number: 20120170391Abstract: A memory circuit includes a memory cell configured to be re-writable. A write enable circuit is configured to enable writing a signal via a pair of bit lines to the memory cell depending on a write signal. A charge supply circuit is configured to supply a charge to at least one of the pair of bit lines. A charge supply controller is configured to control the charge supply circuit to supply the charge dependent on at least one of the temperature of the memory circuit and the potential difference supply of the memory circuit.Type: ApplicationFiled: December 29, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Dhori Kedar Janardan, Rakesh Kumar Sinha, Sachin Gulyani
-
Publication number: 20120170587Abstract: A circuit comprising: a device determiner configured to, in a first mode of operation, receive a device selection signal via at least one of: at least one control line and at least one signal line; and a device router configured to, in a second mode of operation, route signals between the at least one of: at least one control line and at least one signal line and at least one device dependent on the device selection signal.Type: ApplicationFiled: December 31, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Gaurav MATHUR, Pratik DAMLE
-
Publication number: 20120169410Abstract: A switching circuit includes a source follower current mirror having an input, an output, a first source terminal, a bias terminal, and a second source terminal; a current source coupled to the input of the current mirror; an output terminal coupled to the output of the current mirror; a first bias transistor coupled to the first source terminal; a second bias transistor coupled to bias terminal of the current mirror; and a driver transistor coupled to the second source terminal. An input transistor in the current mirror is sized such that the input voltage is substantially independent of the supply voltage.Type: ApplicationFiled: December 29, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventor: Nitin GUPTA
-
Publication number: 20120174052Abstract: A method for designing an electronic circuit including determining at least one hold violation in a net routing; inserting a routing blockage associated with each at least one hold violation; de-routing the determined net-routing and re-routing the determined net-routing dependent on at least the routing blockage.Type: ApplicationFiled: December 30, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventor: Sachin Mathur
-
Publication number: 20120168934Abstract: The present disclosure is directed to a semiconductor die having a chip outline boundary, a die seal, a row of input/output contact pads separated from the chip outline boundary by the die seal, a first row of solder bump connections positioned between the row of input/output contact pads and the die seal, and a second row of solder bump connections separated from the first row of solder bump connections by the row of input/output contact pads.Type: ApplicationFiled: December 30, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt Ltd.Inventors: Anil Yadav, Sanjeev Kumar Jain, Rajesh Bajaj
-
Publication number: 20120169403Abstract: A transmitter having at least one channel comprising a first differential circuit driven by a differential data signal, the first differential circuit configured to output the differential data at a first and second output and a first control circuit coupled between the first differential circuit and the first and second output, the first control circuit driven by a drive voltage.Type: ApplicationFiled: December 30, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Nitin Gupta, Tapas Nandy
-
Publication number: 20120169393Abstract: A circuit for processing a clock signal including first and second clock edges of different polarities, the circuit including an inverter for inverting a first clock edge to generate an inverted first clock edge and inverting a second clock edge to generate an inverted second clock edge; a first pass gate for receiving the inverted clock edge and outputting a first trigger signal of a first polarity; and a second pass gate for receiving the second clock edge and outputting a second trigger signal of the first polarity, wherein the second pass gate is controlled to open responsive to the inverted second clock edge; whereby the delay between the first clock edge and the first trigger signal is substantially equal to the delay between the second clock edge and second trigger signal.Type: ApplicationFiled: December 30, 2010Publication date: July 5, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Nitin Gupta, Nitin Jain
-
Publication number: 20120163063Abstract: A complementary read-only memory (ROM) cell includes a transistor; and a bit line and a complementary bit line adjacent to the transistor; wherein a drain terminal of the transistor is connected to one of the bit line and the complementary bit line based on data programmed in the ROM cell.Type: ApplicationFiled: June 24, 2011Publication date: June 28, 2012Applicant: STMicroelectronics Pvt Ltd.Inventor: Jitendra DASANI
-
Publication number: 20120161848Abstract: The invention relates to a driver circuit used to transmit a digital signal from a source device to a destination device. The driver circuit provides a controlled switching time to improve digital signal quality, while reducing electromagnetic interference. In the circuit, a pair of first switches of a first plurality are coupled in parallel between a first current node and respective ones of first and second output terminals. A plurality of pairs of second switches of a second plurality are coupled in parallel between a respective second current node and the first and second output terminals. Timing circuitry applies input signals to the pair of first switches and successive input signals to the pairs of second switches so as to develop a staggered voltage across a load coupled between the first and second output terminals.Type: ApplicationFiled: December 28, 2010Publication date: June 28, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventor: Rajeev Jain
-
Publication number: 20120161883Abstract: A circuit including a first oscillator configured to oscillate at a first frequency; a second oscillator configured to oscillate at a second frequency, the second frequency being different from and one of a harmonic or sub-harmonic of the first frequency; and a coupling between the first oscillator and the second oscillator configured to injection lock at least one of the first oscillator and second oscillator to the other of the first oscillator and second oscillator.Type: ApplicationFiled: July 6, 2011Publication date: June 28, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventor: Prashant Dubey
-
Publication number: 20120163110Abstract: A memory circuit includes a memory cell configured to be re-writable. A write enable circuit is configured to enable writing a signal via a pair of bit lines to the memory cell depending on a write signal. A charge supply circuit is configured to supply a charge to at least one of the pair of bit lines. A charge supply controller is configured to control the charge supply circuit to disable the supply of charge and couple the write enable circuit to at least one of the pair of bit lines after a first determined period following the reception of the write signal.Type: ApplicationFiled: December 28, 2010Publication date: June 28, 2012Applicant: STMicroelectronics Pvt. Ltd.Inventors: Rakesh Kumar Sinha, Dhori Kedar Janardan, Sachin Gulyani