Patents Assigned to STMicroelectronics S.r.l.
-
Publication number: 20210280424Abstract: A method for manufacturing an electronic device based on SiC includes forming a structural layer of SiC on a front side of a substrate. The substrate has a back side that is opposite to the front side along a direction. Active regions of the electronic device are formed in the structure layer, and the active regions are configured to generate or conduct electric current during the use of the electronic device. A first electric terminal is formed on the structure layer, and an intermediate layer is formed at the back side of the substrate. The intermediate layer is heated by a LASER beam in order to generate local heating such as to favor the formation of an ohmic contact of Titanium compounds. A second electric terminal of the electronic device is formed on the intermediate layer.Type: ApplicationFiled: March 3, 2021Publication date: September 9, 2021Applicant: STMicroelectronics S.r.l.Inventors: Simone RASCUNA', Paolo BADALA', Anna BASSI, Mario Giuseppe SAGGIO, Giovanni FRANCO
-
Publication number: 20210276044Abstract: A method for manufacturing a PMUT device including a piezoelectric element located at a membrane element is provided. The method includes receiving a silicon on insulator substrate having a first silicon layer, an oxide layer, and a second silicon layer. Portions of a first surface of the second silicon layer are exposed by removing exposed side portions of the first silicon layer and corresponding portions of the oxide layer, and a central portion including the remaining portions of the first silicon layer and of the oxide layer is defined. Anchor portions for the membrane element are formed at the exposed portions of the first surface of the second silicon layer. The piezoelectric element is formed above the central portion, and the membrane element is defined by selectively removing the second layer and removing the remaining portion of the oxide from under the remaining portion of the first silicon layer.Type: ApplicationFiled: March 3, 2021Publication date: September 9, 2021Applicant: STMicroelectronics S.r.l.Inventors: Federico VERCESI, Alessandro DANEI, Giorgio ALLEGATO, Gabriele GATTERE, Roberto CAMPEDELLI
-
Patent number: 11112268Abstract: Disclosed herein is a method including receiving multi-axis accelerometer data representing a potential step taken by a user of an electronic device. The method also includes determining whether the potential step represented by the multi-axis accelerometer data is a false. This determination is made by calculating statistical data from the multi-axis accelerometer data, and applying a decision tree to the statistical data to perform a cross correlation that determines whether the potential step is a false positive. If the potential step is not a false positive, a step detection process is performed to determine whether the potential step is a countable step and, if the potential step is found to be a countable step, a step counter is incremented.Type: GrantFiled: August 28, 2017Date of Patent: September 7, 2021Assignee: STMicroelectronics S.r.l.Inventors: Marco Leo, Alessia Cagidiaco, Marco Catellano
-
Patent number: 11115013Abstract: In an embodiment, a system includes a slave circuit configured to receive an external clock signal from a master circuit, the slave circuit comprising first and second peripherals configured to receive respective clock signals obtained from the external clock signal, wherein the master circuit is configured to send to the slave circuit the external clock signal according to two different timing modes, wherein the slave circuit comprises a logic circuit configured to provide a locking signal to the first peripheral circuit when the logic circuit detects a given operating mode of the slave circuit, wherein the master circuit is configured to send the external clock signal according to a first timing mode before receipt of the locking signal, and wherein the master circuit is configured, following upon receipt of the locking signal, to send the external clock signal according to a second timing mode different from the first timing mode.Type: GrantFiled: September 28, 2020Date of Patent: September 7, 2021Assignee: STMicroelectronics S.r.l.Inventors: Liliana Arcidiacono, Santi Carlo Adamo
-
Patent number: 11111868Abstract: A method of controlling exhaust gas recirculation in the internal combustion engine includes: sensing one or more sensing signals indicative of operating conditions of an internal combustion engine, producing, as a function of the sensing signal or signals sensed, an exhaust gas recirculation control signal for controlling exhaust gas recirculation in the internal combustion engine, producing, e.g., via a “virtual” sensor including a neural network, a particulate size distribution signal indicative of the particulate size distribution in the exhaust of the internal combustion engine, correcting the exhaust gas recirculation control signal as a function of the particulate size distribution control signal, thereby producing a corrected exhaust gas recirculation control signal, and controlling exhaust gas recirculation in the internal combustion engine as a function of the corrected exhaust gas recirculation control signal.Type: GrantFiled: August 8, 2018Date of Patent: September 7, 2021Assignee: STMICROELECTRONICS S.r.l.Inventor: Ferdinando Taglialatela Scafati
-
Patent number: 11110457Abstract: An analysis unit formed by an analysis body housing an analysis chamber and having a sample inlet and a supply channel configured to fluidically connect the sample inlet to the analysis chamber. Dried assay reagents are arranged in the analysis chamber and are contained in an alveolar mass. For instance, the alveolar mass is a lyophilized mass formed by excipients and by assay-specific reagents.Type: GrantFiled: December 14, 2018Date of Patent: September 7, 2021Assignee: STMICROELECTRONICS S.R.L.Inventors: Marco Cereda, Lillo Raia, Danilo Pirola
-
Publication number: 20210273066Abstract: A MOS transistor, in particular a vertical channel transistor, includes a semiconductor body housing a body region, a source region, a drain electrode and gate electrodes. The gate electrodes extend in corresponding recesses which are symmetrical with respect to an axis of symmetry of the semiconductor body. The transistor also has spacers which are also symmetrical with respect to the axis of symmetry. A source electrode extends in electrical contact with the source region at a surface portion of the semiconductor body surrounded by the spacers and is in particular adjacent to the spacers. During manufacture the spacers are used to form in an auto-aligning way the source electrode which is symmetrical with respect to the axis of symmetry and equidistant from the gate electrodes.Type: ApplicationFiled: May 17, 2021Publication date: September 2, 2021Applicant: STMICROELECTRONICS S.r.l.Inventor: Vincenzo ENEA
-
Publication number: 20210273045Abstract: A semiconductor MOS device having an epitaxial layer with a first conductivity type formed by a drain region and by a drift region. The drift region accommodates a plurality of first columns with a second conductivity type and a plurality of second columns with the first conductivity type, the first and second columns alternating with each other and extending on the drain region. Insulated gate regions are each arranged on top of a respective second column; body regions having the second conductivity type extend above and at a distance from a respective first column, thus improving the output capacitance Cds of the device, for use in high efficiency RF applications.Type: ApplicationFiled: May 20, 2021Publication date: September 2, 2021Applicant: STMICROELECTRONICS S.R.L.Inventors: Antonino SCHILLACI, Paola Maria PONZIO, Roberto CAMMARATA
-
Publication number: 20210270950Abstract: A waveform generator includes a system control unit and signal channels controlled by the system control unit and configured to supply driving signals for driving a respective transducer of an array of transducers. Each signal channel includes a sequential access memory having rows, where each row contains an instruction word configured to generate a respective step of a waveform to be generated. A memory output of the sequential access memory is defined by an output row at a fixed location. The waveform to be generated is defined by a block of instruction words. Each signal channel also includes an internal control unit that is configured to sequentially move the content of the sequential access memory, based on the instruction word currently at the memory output, so that sequences of instruction words are provided at the output row.Type: ApplicationFiled: February 16, 2021Publication date: September 2, 2021Applicant: STMicroelectronics S.r.l.Inventors: Stefano PASSI, Roberto Giorgio BARDELLI, Anna MORONI
-
Publication number: 20210273087Abstract: A normally-off HEMT transistor includes a heterostructure including a channel layer and a barrier layer on the channel layer; a 2DEG layer in the heterostructure; an insulation layer in contact with a first region of the barrier layer; and a gate electrode through the whole thickness of the insulation layer, terminating in contact with a second region of the barrier layer. The barrier layer and the insulation layer have a mismatch of the lattice constant (“lattice mismatch”), which generates a mechanical stress solely in the first region of the barrier layer, giving rise to a first concentration of electrons in a first portion of the two-dimensional conduction channel which is under the first region of the barrier layer which is greater than a second concentration of electrons in a second portion of the two-dimensional conduction channel which is under the second region of the barrier layer.Type: ApplicationFiled: May 17, 2021Publication date: September 2, 2021Applicant: STMICROELECTRONICS S.R.L.Inventors: Ferdinando IUCOLANO, Giuseppe GRECO, Fabrizio ROCCAFORTE
-
Patent number: 11106472Abstract: A method for managing storage of an operating system in an integrated circuit card, includes: subdividing an operating system into a plurality of operating system components; associating one or more operating system components of the plurality of operating system components to a descriptor indicating a version of the one or more operating system components; downloading the one or more operating system components to a memory of the integrated circuit card, wherein the downloading includes verifying if an operating system component stored in the integrated circuit card is a same version of the one or more operating system components being downloaded; based on the verifying, storing the one or more operating system components in the card if the version is different; and based on the verifying discarding the one or more operating system components from the download operation if the version is the same.Type: GrantFiled: April 4, 2019Date of Patent: August 31, 2021Assignee: STMICROELECTRONICS S.R.L.Inventors: Pasquale Vastano, Amedeo Veneroso
-
Patent number: 11107525Abstract: A voltage regulator and a phase change memory are disclosed. In an embodiment a phase-change memory includes an array of a plurality of phase-change memory cells, an address decoder configured for receiving an address signal and selecting a sub-area in the array of the plurality of memory cells, the selected sub-area having a given number of bits of a data signal and a writing circuit including a control circuit configured for receiving the data signal and determining, for each memory cell in the selected sub-area, whether a respective bit of the data signal indicates that the memory cell is to be changed from the amorphous state to the polycrystalline state and one or more driving circuits supplied via a regulated voltage and configured for applying the set current for the first interval to the memory cells that are to be changed from the amorphous state to the polycrystalline state.Type: GrantFiled: July 9, 2020Date of Patent: August 31, 2021Assignee: STMicroelectronics S.r.l.Inventors: Michele La Placa, Fabio Enrico Carlo Disegni, Federico Goller
-
Patent number: 11105836Abstract: A three-phase load is powered by a PWM (e.g., SVPWM) driven DC-AC inverter having a single shunt-topology. A shunt voltage and a branch voltage of the inverter (across a transistor to be calibrated) are measured during a second period of each SVPWM sector, and the drain-to-source resistance of the calibrated transistor is calculated. During the fourth period of each SVPWM sector, the branch voltage is measured again, and another branch voltage across another transistor is measured. Using the drain-to-source resistance of the calibrated transistor and the voltage across the calibrated transistor measured during the fourth period, the phase current through the calibrated transistor is calculated. Using the other branch voltage measured during the fourth period and the drain-to-source resistance of its corresponding transistor (known from a prior SVPWM sector), the phase current through that transistor is calculated. From the two calculated phase currents, the other phase current can be calculated.Type: GrantFiled: January 17, 2020Date of Patent: August 31, 2021Assignees: STMicroelectronics S.r.l., STMicroelectronics (Shenzhen) R&D Co. LtdInventors: Dino Costanzo, Cheng Pan Cai, Xi Yu Xu
-
Publication number: 20210261403Abstract: A MEMS inclinometer includes a substrate, a first mobile mass and a sensing unit. The sensing unit includes a second mobile mass, a number of elastic elements, which are interposed between the second mobile mass and the substrate and are compliant in a direction parallel to a first axis, and a number of elastic structures, each of which is interposed between the first and second mobile masses and is compliant in a direction parallel to the first axis and to a second axis. The sensing unit further includes a fixed electrode that is fixed with respect to the substrate and a mobile electrode fixed with respect to the second mobile mass, which form a variable capacitor.Type: ApplicationFiled: February 18, 2021Publication date: August 26, 2021Applicant: STMicroelectronics S.r.l.Inventors: Gabriele GATTERE, Francesco RIZZINI
-
Publication number: 20210265556Abstract: A MEMS device is provided that includes a semiconductor substrate including a main surface extending perpendicular to a first direction and a side surface extending on a plane parallel to the first direction and to a second direction that is perpendicular to the first direction. At least one cantilevered member protrudes from the side surface of the semiconductor substrate along a third direction that is perpendicular to the first and second directions. The at least one cantilevered member includes a body portion that includes a piezoelectric material. The body portion has a length along the third direction, a height along the first direction and a width along the second direction, and the height is greater than the width. The at least one cantilevered member is configured to vibrate by lateral bending along a direction perpendicular to the first direction.Type: ApplicationFiled: February 22, 2021Publication date: August 26, 2021Applicant: STMicroelectronics S.r.l.Inventors: Gianluca LONGONI, Luca SEGHIZZI
-
Patent number: 11101813Abstract: A multiple-input analog-to-digital converter device includes analog-to-digital converter circuits arranged between input nodes and output nodes. The analog-to-digital converter circuits operate over respective conversion times to provide simultaneous conversion of the analog input signals into respective conversion time signals. A time-to-digital converter circuit includes timer circuitry common to the plurality of analog-to-digital converter circuits. The timer circuitry cooperates with the analog-to-digital converter circuits to convert the conversion time signals into digital output signals at the output nodes.Type: GrantFiled: August 14, 2020Date of Patent: August 24, 2021Assignee: STMicroelectronics S.r.l.Inventors: Giovanni Sicurella, Manuela La Rosa
-
Patent number: 11101363Abstract: A method forms an HEMT transistor of the normally off type, including: a semiconductor heterostructure, which comprises at least one first layer and one second layer, the second layer being set on top of the first layer; a trench, which extends through the second layer and a portion of the first layer; a gate region of conductive material, which extends in the trench; and a dielectric region, which extends in the trench, coats the gate region, and contacts the semiconductor heterostructure. A part of the trench is delimited laterally by a lateral structure that forms at least one first step. The semiconductor heterostructure forms a first edge and a second edge of the first step, the first edge being formed by the first layer.Type: GrantFiled: November 20, 2019Date of Patent: August 24, 2021Assignee: STMICROELECTRONICS S.R.L.Inventors: Ferdinando Iucolano, Alfonso Patti, Alessandro Chini
-
Patent number: 11099595Abstract: A bandgap circuit includes a supply node as well as a first and second bipolar transistors having jointly coupled base terminal at a bandgap node providing a bandgap voltage. First and second current generators are coupled to the supply node and supply mirrored first and second currents, respectively, to first and second circuit nodes. A third circuit node is coupled to the first bipolar transistor via a first resistor and coupled to ground via a second resistor, respectively. The third circuit node is also coupled to the second bipolar transistor so that the second resistor is traversed by a current which is the sum of the currents through the bipolar transistors. A decoupling stage intermediate the current generators and the bipolar transistors includes first and second cascode decoupling transistors having jointly coupled control terminals receiving a bias voltage sensitive to the bandgap voltage.Type: GrantFiled: November 17, 2020Date of Patent: August 24, 2021Assignee: STMicroelectronics S.r.l.Inventors: Stefano Ramorini, Germano Nicollini
-
Patent number: 11099208Abstract: An embodiment system includes: a first motion sensor configured to generate first sensor data indicative of a first type of movement of an electronic device; a first feature detection circuit configured to determine at least one orientation-independent feature based on the first sensor data; and a classifying circuit configured to determine whether or not the electronic device is located on a stationary surface based on the at least one orientation-independent feature.Type: GrantFiled: October 30, 2018Date of Patent: August 24, 2021Assignee: STMICROELECTRONICS S.R.L.Inventors: Stefano Paolo Rivolta, Federico Rizzardini
-
Publication number: 20210253419Abstract: An analysis method of a device through a MEMS sensor is provided in which the MEMS sensor includes a control unit and a sensing assembly coupled to the device. The analysis method includes acquiring, through the sensing assembly, first data indicative of an operative state of the device. Testing is performed for the presence of a first abnormal operating condition of the device. If the first abnormal operating condition of the device is confirmed, a self-test of the sensing assembly is performed to generate a quantity indicative of an operative state of the sensing assembly. The self-test includes acquiring, through the sensing assembly, second data indicative of the operative state of the sensing assembly, generating a signature according to the second data, and processing the signature through deep learning techniques to generate said quantity.Type: ApplicationFiled: February 12, 2021Publication date: August 19, 2021Applicant: STMicroelectronics S.r.l.Inventors: Enrico Rosario ALESSI, Fabio PASSANITI