Patents Assigned to STMicroelectronics
  • Patent number: 8492958
    Abstract: A device for converting thermal power into electric power including a plurality of bimetallic strips disposed between a rigid support and a plate of a resilient plastic material; and on the side of the plate of a resilient plastic material opposite to the strips, a layer of a piezoelectric material connected to output terminals, wherein the rigid support is capable of being in contact with a hot source, and the plate of a resilient plastic material is capable of transmitting to the piezoelectric layer the mechanical stress due to the deformations of the bimetallic strips.
    Type: Grant
    Filed: October 25, 2010
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics (Crolles) SAS
    Inventor: Thomas Skotnicki
  • Patent number: 8493293
    Abstract: This invention relates to systems, methods and apparatus for driving organic light emitting diodes (OLED) displays, in particular those using multi-line addressing (MLA) techniques. Embodiments of the invention are particularly suitable for use with so-called passive matrix OLED displays. A current drive system for an electroluminescent display, the system comprising: a plurality of current mirrors having a plurality of outputs for driving a plurality of drive electrodes of said display, each said current mirror having a reference signal input; and an automatic selector coupled to said current mirror outputs to automatically select a said output for providing reference signal inputs to said current mirrors.
    Type: Grant
    Filed: March 6, 2007
    Date of Patent: July 23, 2013
    Assignees: Cambridge Display Technology Limited, STMicroelectronics S.A.
    Inventors: Paul Richard Routley, Olivier Le-Briz
  • Patent number: 8493155
    Abstract: A controlled oscillator includes, connected in parallel, a capacitor configured to be tuneable based upon a first signal, an inductor, and an active impedance. The active impedance is formed by a pair of cross-coupled transistors connected so as to produce a negative resistive component at the terminals of the active impedance. Circuitry produces a degeneracy tuneable by a second signal in the cross-coupled pair, such that the cross-coupled pair produces a capacitive component tuneable based upon the second signal at the terminals of the active impedance.
    Type: Grant
    Filed: July 6, 2011
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics SA
    Inventor: Stephane Razafimandimby
  • Patent number: 8495306
    Abstract: A method is for executing n data updates in an IC Card which has memory pages supporting m erase operations per page, with m<n. The method includes the step of allocating a cyclic elementary file including N records, each record associated to a memory page of the IC Card, and the cyclic elementary file indexing a less recently updated record which is erased before writing data to be updated.
    Type: Grant
    Filed: October 29, 2010
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics International N.V.
    Inventors: Saverio Donatiello, Corrado Guidobaldi, Mariangela Rauccio
  • Patent number: 8494546
    Abstract: This invention relates to cognitive radio based wireless communications of dynamic spectrum access networks, and more particularly to a method of addressing inter-systems (cells) communications for coexistence and spectrum sharing. A method, called Logical Control Connections, is described for reliable connection-based inter-system coordination and communications, which can be established and maintained either over the air or over the backhaul with very low incurred communications overhead in terms of spectrum bandwidth, messaging latency, and hardware/software complexities.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics, Inc.
    Inventor: Wendong Hu
  • Patent number: 8492264
    Abstract: A method for forming interconnection levels of an integrated circuit, including the steps of: (a) forming an interconnection level comprising conductive tracks and vias separated by a porous dielectric material; (b) forming, on the interconnection level, a layer of a non-porous insulating material, said layer comprising openings above portions of porous dielectric material; (c) repeating steps (a) and (b) to obtain the adequate number of interconnection levels; and (d) annealing the structure.
    Type: Grant
    Filed: August 1, 2011
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventor: Patrick Vannier
  • Patent number: 8495597
    Abstract: A method and apparatus for processing multimedia instruction enhanced data by the use of an abstract routine generator and a translator. The abstract routine generator takes the multimedia instruction enhanced data and generates abstract routines to compile the multimedia instruction enhanced data. The output of the abstract generator is an abstract representation of the multimedia instruction enhanced data. The translator then takes the abstract representation and produces code for processing.
    Type: Grant
    Filed: October 23, 2006
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics, Inc.
    Inventor: Ulrich Sigmund
  • Patent number: 8493787
    Abstract: An embodiment of non-volatile memory device integrated in a chip of semiconductor material is proposed. The memory includes at least one sector of a plurality of memory cells; each sector includes a storage region of a first type of conductivity and a further storage region of a second type of conductivity. Each memory cell includes a first region and a second region of the second type of conductivity, which are formed in the storage region for defining a storage transistor of floating gate MOS type of the first type of conductivity; the memory cell likewise includes a further first region and a further second region of the first type of conductivity, which are formed in the further storage region for defining a further storage transistor of floating gate MOS type of the second type of conductivity. The memory cell also includes a common floating gate of the storage transistor and the further storage transistor.
    Type: Grant
    Filed: December 21, 2010
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Marco Pasotti, Davide Lena, Giancarlo Pisoni, Fabrizio Torricelli, Zsolt M. Kovacs-Vajna
  • Patent number: 8493150
    Abstract: An output stage of a class-AB amplifier, including: a first transistor of a first channel type between a first terminal of application of a first voltage and an output terminal of the stage, having its gate connected to a first input terminal of the stage; a first transistor of a second channel type between this output terminal and a second terminal of application of the first voltage, having its gate connected to a second input terminal of the stage; and second and third transistors of the second channel type between the output terminal and the first transistor of the second channel type, the gate of the second transistor being connected to the midpoint of a resistive dividing bridge between said output terminal and the gate of the third transistor of the second channel type, and the gate of the third transistor being biased to a fixed voltage.
    Type: Grant
    Filed: October 17, 2011
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics (Grenoble 2) SAS
    Inventors: Roland Mazet, Christophe Forel
  • Patent number: 8493957
    Abstract: Systems and methods are disclosed by which base stations with overlapping service areas allocate frames within superframes of a channel in a cognitive radio communication network. The frames are assigned for sole use by a base station on a frame-by-frame basis using a Frame-Based, On-Demand Spectrum Contention process. The process resolves contentions for use of frames using equally probable random numbers. The results of the process are transmitted and received between base stations using vector messages. Applications of the methods and systems include Wireless Regional Area Networks (WRANs), including those using the standards of IEEE 802.22.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics, Inc.
    Inventor: Wendong Hu
  • Patent number: 8493252
    Abstract: A logarithmic analog to digital conversion method for an analog input signal includes a logarithmic amplification with progressive compression of the input signal delivering a sequence of several secondary analog signals. The trend of the values of at least some of the secondary signals is a function of the values of the analog input signal including regions corresponding to a linear trend of the secondary signals as a function of that of the input signal expressed in a logarithmic scale. The method also includes a comparison of at least some of the secondary signals of the sequence with a common reference signal whose value lies within each of regions, supplying a thermometric code information item, and a generation of a first digital word from the thermometric code information item.
    Type: Grant
    Filed: February 22, 2011
    Date of Patent: July 23, 2013
    Assignees: STMicroelectronics SA, Centre National de la Recherche Scientifique (CNRS)
    Inventors: Jean Gorisse, Andreia Cathelin, Andreas Kaiser, Eric Kerherve
  • Patent number: 8493171
    Abstract: A trimmable resistor for use in an integrated circuit is trimmed using a heater. The heater is selectively coupled to a voltage source. The application of voltage to the heater causes the heater temperature to increase and produce heat. The heat permeates through a thermal separator to the trimmable resistor. The resistance of the trimmable resistor is permanently increased or decreased when the temperature of the resistor is increased to a value within a particular range of temperatures.
    Type: Grant
    Filed: July 3, 2012
    Date of Patent: July 23, 2013
    Assignees: STMicroelectronics, Inc., STMicroelectronics (Grenoble) SAS
    Inventors: Olivier Le Neel, Pascale Dumont-Girard, Chengyu Niu, Fuchao Wang, Michel Arnoux
  • Publication number: 20130180331
    Abstract: A multi-axis gyroscope includes a microelectromechanical structure configured to rotate with respective angular velocities about respective reference axes, and including detection elements, which are sensitive in respective detection directions and generate respective detection quantities as a function of projections of the angular velocities in the detection directions. The gyroscope including a reading circuit that generates electrical output signals, each correlated to a respective one of the angular velocities, as a function of the detection quantities. The reading circuit includes a combination stage that combines electrically with respect to one another electrical quantities correlated to detection quantities generated by detection elements sensitive to detection directions different from one another, so as to take into account a non-zero angle of inclination of the detection directions with respect to the reference axes.
    Type: Application
    Filed: March 7, 2013
    Publication date: July 18, 2013
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: STMICROELECTRONICS S.R.L.
  • Publication number: 20130181220
    Abstract: A three-dimensional integrated structure may include two assembled integrated circuits respectively including two metallic lines, and at least two cavities passing through one of the integrated circuits and opening onto two locations respectively in electrical contact with the two metallic lines. The cavities may be sized to place a measuring apparatus at the bottom of the cavities, and in electrical contact with the two locations.
    Type: Application
    Filed: September 21, 2012
    Publication date: July 18, 2013
    Applicant: STMicroelectronics (Crolles 2) SAS
    Inventor: STMicroelectronics (Crolles 2) SAS
  • Publication number: 20130181785
    Abstract: A variable capacitance device including: first and second transistors coupled in series by their main current nodes between first and second nodes of the device, a control node of the first transistor being adapted to receive a first control signal, and a control node of the second transistor being adapted to receive a second control signal; and control circuitry adapted to generate the first and second control signals from a selection signal.
    Type: Application
    Filed: January 18, 2013
    Publication date: July 18, 2013
    Applicants: International Business Machines Corporation, STMicroelectronics S.A.
    Inventors: STMicroelectronics S.A., International Business Machines Corporation
  • Publication number: 20130181754
    Abstract: In a method for recovery of a dock from a received digital data stream and an apparatus for recovering a clock from a received digital data stream, phase-shifted dock signals are generated from a receiver's dock. After selecting one of the phase-shifted clock signals, two other phase-shifted clock signals are determined. Depending on sample values taken at rising/falling edges of the three selected phase-shifted clock signals, counter values are increased and compared. The selection of phase-shifted clock signals and the steps of sampling the input digital data stream, comparing the values and increasing counter values, if required, are repeatedly performed until the comparison result of the counter values indicates that one of the latter determined phase-shifted clock signals strobes the received digital data stream in the centre of a bit period.
    Type: Application
    Filed: March 4, 2013
    Publication date: July 18, 2013
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: STMicroelectronics Pvt. Ltd.
  • Publication number: 20130181294
    Abstract: The technological fabrication of the integrated circuit includes a fabrication of the integrated circuit in a reduced technological version of a native technology including at least a first dimensional compensation applied to the reduced channel length and to the reduced channel width of each transistor originating from a transistor, referred to as a “minimum transistor”, designed in the native technology and having in this native technology an initial channel length equal to a minimum length for the native technology and an initial channel width equal to a minimum width for the native technology. The fabrication obtains a transistor having a channel length equal, to a given precision, to the initial channel length and a channel width equal, to a given precision, to the initial channel width.
    Type: Application
    Filed: September 14, 2012
    Publication date: July 18, 2013
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Guilhem BOUTON, Virginie Bidal
  • Publication number: 20130182523
    Abstract: An SRAM having two capacitors connected in series between respective bit storage nodes of each memory cell. The two inverters of the memory cell are powered by a positive voltage and a low voltage. The two capacitors are connected to each other at a common node. A leakage current generator is coupled to the common node. The leakage current generator supplies to the common node a leakage current to maintain a voltage which is approximately halfway between the voltages of the high and low SRAM supplies.
    Type: Application
    Filed: March 8, 2013
    Publication date: July 18, 2013
    Applicants: STMICROELECTRONICS S.A., STMICROELECTRONICS INC., MEDTRONIC, INC.
    Inventors: STMicroelectronics S.A., Medtronic, Inc., STMicroelectronics Inc.
  • Publication number: 20130180562
    Abstract: A tunnel-effect power converter including first and second electrodes having opposite surfaces, wherein the first electrode includes protrusions extending towards the second electrode.
    Type: Application
    Filed: January 14, 2013
    Publication date: July 18, 2013
    Applicants: Centre National de la Recherche Scientifique, STMicroelectronics (Crolles 2) SAS
    Inventors: STMicroelectronics (Crolles 2) SAS, Centre National de la Recherche Scientifique
  • Publication number: 20130180334
    Abstract: An integrated microelectromechanical structure is provided with: a die, having a substrate and a frame, defining inside it a detection region and having a first side extending along a first axis; a driving mass, anchored to the substrate, set in the detection region, and designed to be rotated in a plane with a movement of actuation about a vertical axis; and a first pair and a second pair of first sensing masses, suspended inside the driving mass via elastic supporting elements so as to be fixed with respect thereto in the movement of actuation and so as to perform a detection movement of rotation out of the plane in response to a first angular velocity; wherein the first sensing masses of the first pair and the first sensing masses of the second pair are aligned in respective directions, having non-zero inclinations of opposite sign with respect to the first axis.
    Type: Application
    Filed: March 7, 2013
    Publication date: July 18, 2013
    Applicant: STMICROELECTRONICS S.R.L.
    Inventor: STMICROELECTRONICS S.R.L.