Patents Assigned to Texas Instruments
-
Patent number: 10652058Abstract: Disclosed examples include multichannel RF transponder circuits with multiple transponder channel circuits individually connected to a corresponding antenna circuit, a configurable shared modulation capacitor, a channel switching circuit to selectively connect the modulation capacitor to a selected transponder channel circuit, and a modulation circuit to selectively change the capacitance value of the modulation capacitor between two or more values according to a modulation control signal to transmit uplink data using the selected transponder channel circuit.Type: GrantFiled: June 27, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Ernst Georg Muellner
-
Patent number: 10651863Abstract: A method for dithering a fractional clock divider includes generating a first clock enable sequence based on a seed pattern of M ones and N minus M zeros, selecting a cyclic rotation of the seed pattern after N input clock cycles, and generating a second clock enable sequence based on the cyclic rotation. A clock gate receives the input clock signal and the clock enable sequences and outputs M clock cycles for every N input clock cycles. A random number generator indicates the cyclic rotation of the seed pattern. The seed pattern can be replaced with an updated seed pattern of M ones and N minus M zeros in a different order. In some examples, the clock enable sequence is generated using a cyclic shift register containing the seed pattern and a multiplexor. In other examples, the clock enable sequence is generated using a modulo N counter and a comparator.Type: GrantFiled: February 6, 2019Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Sundarrajan Rangachari, Sriram Murali, Sanjay Pennam
-
Patent number: 10651742Abstract: A current measurement linearization circuit for a DC/DC boost converter includes a back-gate sensing transistor and a back-gate reset transistor. The back-gate sensing transistor has a first terminal coupled to a first body contact of a high-side power transistor and a second terminal coupled to a second body contact of a first replica transistor in a valley-current sensing circuit. The back-gate reset transistor has a first terminal coupled to a max reference voltage that is equal to the greater of an input voltage and an output voltage and a second terminal coupled to the second body contact.Type: GrantFiled: March 5, 2019Date of Patent: May 12, 2020Assignee: Texas Instruments IncorporatedInventors: Stefan Dietrich, Joerg Kirchner
-
Patent number: 10651803Abstract: Reducing noise for an amplifier-based system circuit that comprises a first differential input pair and a second differential input pair, a first input stage circuit connected to the first differential input pair, wherein the first input stage is configured with a first transconductance value, a second input stage circuit connected to the second differential input pair, wherein the second input stage is configured with a second transconductance value that is less than the first transconductance value, a transimpedance circuit coupled to the first input stage circuit and the second input stage circuit, and a feedback loop circuit coupled to the transimpedance circuit and to the second differential input pair, wherein the feedback loop circuit is not connected to the first differential input pair.Type: GrantFiled: November 17, 2017Date of Patent: May 12, 2020Assignee: Texas Instruments IncorporatedInventors: Seung Bae Lee, Michael Edwin Butenhoff, Sudhir Nagaraj
-
Patent number: 10652003Abstract: A method of operating a wireless communication system is disclosed. The method includes receiving respective downlink transmissions at N second transceivers from a first transceiver, where N is a positive integer greater than 1. The reception acknowledgement signals by the N second transceivers are combined into a single reception acknowledgement signal and transmitted to the first transceiver.Type: GrantFiled: October 6, 2015Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Pierre Bertrand, June Chul Roh, Jun Yao
-
Patent number: 10649865Abstract: An integrated circuit (IC) chip can include a given core at a position in the IC chip that defines a given orientation, wherein the given core is designed to perform a particular function. The IC chip can include another core designed to perform the particular function. The other core can be flipped and rotated by 180 degrees relative to the given core such that the other core is asymmetrically oriented with respect to the given core. The IC chip can also include a compare unit configured to compare outputs of the given core and the other core to detect a fault in the IC chip.Type: GrantFiled: May 29, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Jasbir Singh Nayyar, Shashank Srinivasa Nuthakki, Rahul Gulati, Arun Shrimali
-
Patent number: 10651841Abstract: An apparatus includes a voltage divider circuit including a plurality of series-connected capacitors and including an input terminal of one of the capacitors configured to receive a first voltage from a switch, and a ring node comprising the connection between at least two of the series-connected capacitors. The apparatus further includes a negative clamp circuit coupled to the ring node of the voltage divider circuit and a bias voltage node. The bias voltage node is configured to receive a bias voltage and responsive to a ring voltage on the ring node being less than the bias voltage, the negative clamp circuit is configured to clamp the ring voltage at a first threshold voltage. The apparatus also includes a peak detector circuit coupled to the ring node of the voltage divider circuit and configured to detect a peak amplitude of the ring voltage.Type: GrantFiled: January 14, 2019Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Rajdeep Bondade, Nathan Schemm, Rajarshi Mukhopadhyay
-
Patent number: 10650791Abstract: Systems and method for image generation in a gaze tracking display. A gaze tracking display system includes a graphics processor and display circuitry. The graphics processor is configured to perform foveated rendering of image data, and to output foveated image data. The display circuitry is coupled to the graphics processor. The display circuitry includes a display device and a display controller. The display device is configured to produce a viewable image. The display controller is configured to drive the display device. The display controller includes foveated data reconstruction circuitry configured to produce an image at a resolution of the display device based on the foveated image data received from the graphics processor.Type: GrantFiled: December 26, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Jeff Kempf, Dan Morgan
-
Patent number: 10651736Abstract: A power converter device includes a set of switches configured to switch between at least three input-side voltage levels to provide output pulses. The power converter device also includes a control circuit for the set of switches, wherein the control circuit configured to selectively switch the power converter device between a continuous conduction mode of operation (CCM) having a first charge per pulse and a discontinuous conduction mode of operation (DCM) having a second charge per pulse, the second charge per pulse being greater than the first charge per pulse.Type: GrantFiled: December 27, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Orlando Lazaro, Alvaro Aguilar, Jeffrey Morroni, Kevin Scoones, Reza Sharifi
-
Patent number: 10651836Abstract: A clock generator circuit includes a clock divider circuit, a clock pulse control circuit, a phase shifter circuit, and a clock multiplexer circuit. The clock divider circuit is configured to generate a divided clock having a frequency that is a programmable fraction of a frequency of an input clock. The clock pulse control circuit is coupled to the clock divider circuit, and is configured to generate a pulse shaped clock that includes a clock burst comprising a programmable number of adjacent cycles of the divided clock. The phase shifter circuit is coupled to the clock control circuit, and is configured to generate a plurality of phase shifted clocks. Each of phase shifted clocks is a differently delayed version of the pulse shaped clock. The clock multiplexer circuit is coupled to the phase shifter circuit, and is configured to selectively route each of the phase shifted clocks to an output terminal.Type: GrantFiled: February 21, 2019Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Gautam Sanjay Kale, Sundarrajan Rangachari, Nagalinga Swamy Basayya Aremallapur
-
Patent number: 10649029Abstract: Control events may be signaled to a target system having a plurality of components coupled to a scan path by using the clock and data signals of the scan path. While the clock signal is held a high logic level, two or more edge transitions are detected on the data signal. The number of edge transitions on the data signal is counted while the clock signal is held at the high logic state. A control event is determined based on the counted number of edge transitions on the data signal after the clock signal transitions to the low logic state.Type: GrantFiled: July 18, 2018Date of Patent: May 12, 2020Assignee: Texas Instruments IncorporatedInventor: Gary L. Swoboda
-
Patent number: 10652574Abstract: A method for encoding video data is provided that includes determining whether a parent coding unit of a coding unit of the video data was predicted in intra-prediction block copy (IntraBC) mode and, when the parent coding unit was not predicted in IntraBC mode: computing activity of the coding unit, determining an IntraBC coding cost of the coding unit by computing the IntraBC coding cost of the coding unit using a two dimensional (2D) search when the activity of the coding unit is not than an activity threshold, and computing the IntraBC coding cost of the coding unit using a one dimensional (1D) search; and when the activity of the coding unit is less than the activity threshold, using the IntraBC coding cost to select an encoding mode, and encoding the coding unit using the selected encoding mode.Type: GrantFiled: October 16, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Do-Kyoung Kwon, Madhukar Budagavi
-
Patent number: 10649408Abstract: A clock apparatus with: (i) a gas cell, including a continuous path cavity including a sealed interior for providing a signal waveguide; (ii) an apparatus for providing an electromagnetic wave to travel along the continuous path cavity and for circulating around the continuous path cavity back toward and past a point of entry of the electromagnetic wave in the continuous path cavity; (iii) a dipolar gas inside the sealed interior of the cavity; and (iv) receiving apparatus for detecting an amount of energy in the electromagnetic wave, wherein the amount of energy is responsive to an amount of absorption of the electromagnetic wave as the electromagnetic wave passes through the dipolar gas.Type: GrantFiled: December 27, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Juan Alejandro Herbsommer, Bichoy Bahr, Argyrios Dellis, Adam Joseph Fruehling
-
Patent number: 10651741Abstract: An apparatus includes first and second power converter stages, each stage having a primary side and a secondary side. The primary side of the first stage includes a switch T1A coupled to a voltage source and a switch T3A coupled to the switch T1A. The primary side of the second stage includes a switch T2A coupled to the switch T3A and a switch T4A coupled to the switch T3A and to the voltage source. The apparatus includes a control circuit to control an on/off time of the switches. The control circuit includes four gate driver controllers to control the on/off time of the switches and a current sharing control section to increase or decrease the on time of a switch based on a comparison of a current through one of multiple output inductors to an average current through the multiple output inductors.Type: GrantFiled: July 31, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Wenkai Wu, Shishuo Zhao, Weidong Zhu
-
Patent number: 10651039Abstract: A method of forming a semiconductor device includes forming source regions and drain regions in a semiconductor substrate, and a gate electrode over said semiconductor substrate and between said source and drain regions. The gate electrode is formed from a first semiconductor gate electrode layer deposited on said gate dielectric layer at a first substrate temperature. A second semiconductor gate electrode layer is deposited on the first semiconductor gate electrode layer at a second substrate temperature greater than said first temperature. The two gate electrode layers may be annealed to form a homogenous polycrystalline layer with improved grain size distribution, thereby improving transistor matching in a semiconductor device.Type: GrantFiled: December 29, 2017Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Pushpa Mahalingam, Umamaheswari Aghoram
-
Patent number: 10649032Abstract: The present disclosure describes novel methods and apparatuses for directly accessing JTAG Tap domains that exist in a scan path of many serially connected JTAG Tap domains. Direct scan access to a selected Tap domain by a JTAG controller is achieved using auxiliary digital or analog terminals associated with the Tap domain and connected to the JTAG controller. During direct scan access, the auxiliary digital or analog terminals serve as serial data input and serial data output paths between the selected Tap domain and the JTAG controller.Type: GrantFiled: October 1, 2018Date of Patent: May 12, 2020Assignee: Texas Instruments IncorporatedInventor: Lee D. Whetsel
-
Patent number: 10651844Abstract: An IC chip, a system and a method of operating the IC chip in response to an event trigger are provided. The method includes responsive to the event trigger, coupling a pin to a source of constant current to charge an external capacitor coupled to the pin and monitoring a capacitor voltage on the pin. If the magnitude of the capacitor voltage is greater than a rising threshold, detection of a falling threshold is enabled. If the magnitude of the capacitor voltage is greater than a voltage threshold, a first response is triggered and the pin is coupled to the lower rail to discharge the external capacitor. If detection of the falling threshold is enabled and the magnitude of the capacitor voltage is less than the falling threshold, the first response is also triggered.Type: GrantFiled: November 14, 2018Date of Patent: May 12, 2020Assignee: Texas Instruments IncorporatedInventors: Lawrence James Gewax, Kevin William Ziemer, Ricky Dale Jordanger, Hector Torres
-
Patent number: 10651789Abstract: A clock oscillator includes with a pullable BAW oscillator to generate an output signal with a target frequency. The BAW oscillator is based on a BAW resonator and voltage-controlled variable load capacitance, responsive to a capacitance control signal to provide a selectable load capacitance. An oscillator driver (such as a differential negative gm transconductance amplifier), is coupled to the BAW oscillator to provide an oscillation drive signal. The BAW oscillator is responsive to the oscillation drive signal to generate the output signal with a frequency based on the selectable load capacitance. The oscillator driver can include a bandpass filter network with a resonance frequency substantially at the target frequency.Type: GrantFiled: September 28, 2017Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Ben-yong Zhang, Seong-Ryong Ryu, Ali Kiaei, Ting-Ta Yen, Kai Yiu Tam
-
Patent number: 10651274Abstract: A semiconductor device includes a MOS transistor located within a semiconductor substrate of a first conductivity type. The transistor includes a body well located between a drain well and a substrate contact well. A buried voltage blocking region of a second conductivity type is located within the substrate and is connected to the body well. The buried voltage blocking region extends toward the substrate contact well, with an unmodified portion of the substrate remaining between the voltage blocking region and the substrate contact well.Type: GrantFiled: January 22, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Sunglyong Kim, Seetharaman Sridhar, Sameer Pendharkar
-
Patent number: 10652867Abstract: A method for uplink (UL) wireless backhaul communication at a wireless backhaul remote unit in a radio access network comprising receiving a configuration for radio frames and a transmission schedule through a downlink (DL) physical layer broadcast channel, wherein the transmission schedule comprises a transmission allocation for the remote unit, generating a UL data frame, wherein generating the UL data frame comprises performing forward error correction (FEC) encoding on a data bit stream to generate a plurality of FEC codewords, wherein performing the FEC encoding comprises performing Reed Solomon (RS) encoding on the data bit stream to generate a plurality of RS codewords, performing byte interleaving on the RS codewords, and performing Turbo encoding on the byte interleaved RS codewords to generate one or more Turbo codewords, wherein each Turbo codeword is encoded from more than one RS codeword, and transmitting the UL data frame according to the transmission allocation.Type: GrantFiled: October 10, 2018Date of Patent: May 12, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: June Chul Roh, Pierre Bertrand, Srinath Hosur, Vijay Pothukuchi, Mohamed Farouk Mansour