Patents Examined by Khanh V. Nguyen
  • Patent number: 11606065
    Abstract: A transistor stack can include a combination of floating and body tied devices. Improved performance of the RF amplifier can be obtained by using a single body tied device as the input transistor of the stack, or as the output transistor of the stack, while other transistors of the stack are floating transistors. Transient response of the RF amplifier can be improved by using all body tied devices in the stack.
    Type: Grant
    Filed: September 15, 2020
    Date of Patent: March 14, 2023
    Assignee: pSemi Corporation
    Inventors: Simon Edward Willard, Chris Olson, Tero Tapio Ranta
  • Patent number: 11601094
    Abstract: A biasing circuit with high current drive capability for fast settling of a biasing voltage to a stacked cascode amplifier is presented. According to a first aspect, the biasing circuit uses transistors matched with transistors of the cascode amplifier to generate a boost current during a transition phase that changes the biasing voltage by charging or discharging a capacitor. The boost current is activated during the transition phase and deactivated when a steady-state condition is reached. According to a second aspect, the biasing circuit uses an operational amplifier in a feedback loop that forces a source node of a cascode transistor of a reference circuit, that is a scaled down replica version of the cascode amplifier, to be at a reference voltage. The high gain and high current capability of the operational amplifier, provided by isolating a high frequency signal processed by the cascode amplifier from the reference circuit, allow for a quick settling of the biasing voltage.
    Type: Grant
    Filed: March 18, 2021
    Date of Patent: March 7, 2023
    Assignee: pSemi Corporation
    Inventors: Jonathan James Klaren, Tero Tapio Ranta
  • Patent number: 11601098
    Abstract: Methods and devices for reducing gate node instability of a differential cascode amplifier are presented. Ground return loops, and therefore corresponding parasitic inductances, are eliminated by using voltage symmetry at nodes of two cascode amplification legs of the differential cascode amplifier. Series connected capacitors are coupled between gate nodes of pairs of cascode amplifiers of the two cascode amplification legs so to create a common node connecting the two capacitors. In order to reduce peak to peak voltage variation at the common node under large signal conditions, a shunting capacitor is connected to the common node.
    Type: Grant
    Filed: March 26, 2021
    Date of Patent: March 7, 2023
    Assignee: pSemi Corporation
    Inventor: Dan William Nobbe
  • Patent number: 11588457
    Abstract: An analog front-end circuit capable of dynamically adjusting gain includes a programmable gain amplifier (PGA) circuit, a sensor, a calculation circuit, a gain coarse control circuit and a gain fine control circuit. The PGA circuit includes an amplifier, a gain coarse adjustment circuit and a gain fine adjustment circuit. The gain coarse adjustment circuit is controlled by a coarse control signal, and a gain is adjusted in a coarse step according to an initial gain. The gain fine adjustment circuit is controlled by a fine control signal in a data mode, and the gain is adjusted in a fine step. The calculation circuit calculates a primary gain adjustment and a secondary gain adjustment. The gain coarse control circuit generates the coarse control signal according to the primary gain adjustment, and the gain fine control circuit generates the fine control signal according to the secondary gain adjustment.
    Type: Grant
    Filed: September 6, 2021
    Date of Patent: February 21, 2023
    Assignee: REALTEK SEMICONDUCTOR CORP.
    Inventors: Chien-Ming Wu, Chung-Ming Tseng
  • Patent number: 11581860
    Abstract: An apparatus for canceling an input offset of a receiver including a differential amplification unit and a differential comparison unit in a distance sensing system includes: an output monitoring unit selectively monitoring differential outputs of the differential comparison unit and the differential amplification unit; a current type digital-analog conversion unit connected to each of an input terminal of the differential comparison unit and the input terminal of the differential amplification unit; and a control unit controlling the current type digital-analog conversion unit to reduce a difference in differential output of the differential comparison unit according to a comparison result for the difference of the monitored differential output of the differential comparison unit and controlling the current type digital-analog conversion unit to reduce the difference in differential output of the differential amplification unit according to the comparison result for the difference of the monitored differenti
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: February 14, 2023
    Assignee: HYUNDAI MOBIS CO., LTD.
    Inventors: Yoon Ji Kim, Hee Hyun Lee
  • Patent number: 11581858
    Abstract: The present disclosure discloses a sample and hold amplifier circuit that includes a positive and a negative terminal capacitor arrays, a positive and a negative terminal switch arrays and a differential output circuit. A second terminal of each of bit capacitors in the positive and the negative terminal capacitor arrays are respectively coupled to a positive and a negative output terminal. In a sampling time period, according to a first connection relation, each of the connected bit capacitors is controlled to receive a polarity input voltage to perform a gain modification. In a holding time period, according to a second connection relation, each of the connected bit capacitors is controlled to receive an offset modification voltage to perform an offset modification. A positive and a negative output voltages are generated at the positive and the negative output terminal to be outputted as a pair of differential output signals by the differential output circuit.
    Type: Grant
    Filed: February 23, 2021
    Date of Patent: February 14, 2023
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Chun-Ta Ho, Shawn Min
  • Patent number: 11575356
    Abstract: A fully-differential two-stage operational amplifier circuit is provided, and it includes a first-stage amplification circuit, a second-stage amplification circuit, a common-mode signal acquisition circuit, a common-mode feedback circuit and a bias circuit. The first-stage amplification circuit has a telescopic structure and receives differential input signals INP and INN. The second-stage amplification circuit has a common-source structure and outputs differential output signals OUTP and OUTN. The common-mode signal acquisition circuit receives differential output signals, and outputs an operational amplifier output common-mode signal VCMO. The common-mode feedback circuit outputs common-mode feedback signals VB1 and VB2 to the first-stage amplifier circuit and the second-stage amplifier circuit respectively; The bias circuit outputs a bias voltage VB3 to the first-stage amplifier circuit, and outputs bias voltages VB4 and VB5 to the first-stage amplifier circuit respectively.
    Type: Grant
    Filed: April 29, 2022
    Date of Patent: February 7, 2023
    Assignee: AMPLIPHY TECHNOLOGIES LIMITED
    Inventors: Tianlin Cao, Hehong Zou, Zhiyang Wang, Sheng Huang, Qi Chen
  • Patent number: 11563410
    Abstract: A power amplification circuit can include an input impedance matching circuit associated with one or more frequency bands of a plurality of frequency bands. The power amplification circuit can include a transistor with respective input coupled to an output of the input impedance matching circuit. The power amplification circuit can include a plurality of output impedance matching circuits. Each output impedance matching circuit can be associated with a respective frequency band of the plurality of frequency bands. The power amplification circuit can include a single pole multi-throw (SPMT) switch having an input terminal connected to an output of the transistor and a plurality of output terminals. Each output terminal of the SPMT switch can be connected to a corresponding output impedance matching circuit of the plurality of output impedance matching circuits.
    Type: Grant
    Filed: December 28, 2018
    Date of Patent: January 24, 2023
    Assignee: Rockwell Collins, Inc.
    Inventor: Chenggang Xie
  • Patent number: 11558019
    Abstract: Disclosed is an amplifying circuit and method. In one embodiment, an amplifying circuit, includes: a common-gate (CG) amplifier, wherein the CG amplifier comprises a first transistor, wherein source terminal and body terminal of the first transistor is coupled together through a first resistor.
    Type: Grant
    Filed: November 4, 2019
    Date of Patent: January 17, 2023
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Garming Liang, Simon Chai, Tzu-Jin Yeh, En-Hsiang Yeh, Wen-Sheng Chen
  • Patent number: 11552609
    Abstract: The present disclosure relates to amplifier circuitry (300) that includes a linear amplifier stage (110) that receives an input signal and outputs a first drive signal to an output node (302) and a switching amplifier stage (130) operable to output a second drive signal to the output node (302). A controller (340) is selectively operable in a first dual-amplifier mode, in which switching of the switching amplifier stage is controlled based on a current of the first drive signal, such that the current of the first drive signal does not exceed a first current threshold magnitude; and at least one other mode, in which the controller controls the switching amplifier stage such that the current of the first drive signal may exceed the first current threshold magnitude. The controller (340) selectively controls the mode of operation based on an indication (SSL) of signal level of the output signal.
    Type: Grant
    Filed: March 2, 2021
    Date of Patent: January 10, 2023
    Assignee: Cirrus Logic, Inc.
    Inventor: John P. Lesso
  • Patent number: 11545951
    Abstract: A system may include a first input for receiving a first signal for driving an amplifier that drives a load, a second input for receiving a second signal driven by the amplifier, and an instability detector for detecting instability of a feedback loop for controlling the first signal based on comparison of the first signal and the second signal.
    Type: Grant
    Filed: April 17, 2020
    Date of Patent: January 3, 2023
    Assignee: Cirrus Logic, Inc.
    Inventor: Dana J. Taipale
  • Patent number: 11539337
    Abstract: An amplifier includes a first input transistor, a second input transistor, a first cascode transistor, a second cascode transistor, a first current mirror circuit, and a second current mirror circuit. The first input transistor is coupled to a first input terminal. The second input transistor is coupled to a second input terminal and the first input transistor. The first cascode transistor is coupled to the first input transistor. The second cascode transistor is coupled to the second input transistor and the first cascode transistor. The first current mirror circuit is coupled to the first cascode transistor, the second cascode transistor, and the first input terminal. The second current mirror circuit is coupled to the first cascode transistor, the second cascode transistor, and the second input terminal.
    Type: Grant
    Filed: March 26, 2021
    Date of Patent: December 27, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventor: Ravpreet Singh
  • Patent number: 11539333
    Abstract: An RF transceiver front end includes a receiver limb including a length of transmission line, an impedance matching network, a downstream shunt switch and a downstream further receiver component and a transmitter limb. The impedance matching network is configured to transform the input impedance of the further receiver component to match the input impedance of the receiver limb when the shunt switch is open and the RF transceiver front end is operable in receiver mode. The impedance matching network is further configured to transform the input impedance of the shunt switch to present an open circuit as the input impedance of the receiver limb when the shunt switch is closed and the RF transceiver front end is operable in transmitter mode. The length of transmission line can be from zero to less than ?/4 at the operating frequency of the RF transceiver.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: December 27, 2022
    Assignee: NXP B.V.
    Inventors: Xin Yang, Dominicus Martinus Wilhelmus Leenaerts
  • Patent number: 11539330
    Abstract: An envelope tracking (ET) integrated circuit (ETIC) supporting multiple types of power amplifiers. The ETIC includes a pair of tracker circuits configured to generate a pair of low-frequency currents at a pair of output nodes, respectively. The ETIC also includes a pair of ET voltage circuits configured to generate a pair of ET voltages at the output nodes, respectively. In various embodiments disclosed herein, the ETIC can be configured to generate the low-frequency currents independent of what type of power amplifier is coupled to the output nodes. Concurrently, the ETIC can also generate the ET voltages in accordance with the type of power amplifier coupled to the output nodes. As such, it is possible to support multiple types of power amplifiers based on a single ETIC, thus helping to reduce footprint, power consumption, and heat dissipation in an electronic device employing the ETIC and the multiple types of power amplifiers.
    Type: Grant
    Filed: January 13, 2021
    Date of Patent: December 27, 2022
    Assignee: Qorvo US, Inc.
    Inventor: Nadim Khlat
  • Patent number: 11533034
    Abstract: An apparatus includes a controller that controls operation of an amplifier. The amplifier receives a sample voltage produced by a resistive path; the sample voltage from the resistive path is indicative of a magnitude of current through a motor winding. The controller selects a gain setting to apply to the amplifier based on one or more conditions. The selected gain setting is selected amongst multiple possible gain settings. Subsequent to selection, via application of the selected gain setting to the amplifier, and based on an output of the amplifier, the controller monitors a magnitude of the current through the motor winding. According to one configuration, the amplifier adjusts the magnitude of the selected gain setting depending on one or more parameters such as the magnitude of the current through the motor winding, a selected operational range of controlling current through the motor winding, etc.
    Type: Grant
    Filed: September 22, 2020
    Date of Patent: December 20, 2022
    Assignee: Infineon Technologies Austria AG
    Inventors: Tao Zhao, Pablo Yelamos Ruiz
  • Patent number: 11533031
    Abstract: Amplifiers, amplification circuits, and phase shifters, for example, for flexibly adjusting an output phase to thereby meet a requirement of a constant phase on a link in a communications field, are provided. In one aspect, an amplifier includes first, second, and third MOS transistors. The first MOS transistor includes a gate separately coupled to a signal input end and a bias voltage input end, a source coupled to a power supply, and a drain separately coupled to sources of the second and third MOS transistors. A drain of the third MOS transistor is coupled to a ground, and a drain of the second MOS transistor is coupled to a signal output end. The bias voltage input end is configured to receive a bias voltage to adjust a phase difference between an input signal at the signal input end and an output signal at the signal output end.
    Type: Grant
    Filed: September 29, 2020
    Date of Patent: December 20, 2022
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Keji Cui, Yongli Wang, Lei Lu
  • Patent number: 11533026
    Abstract: An amplifier module that implements two or more amplifying units connected in series is disclosed. The amplifier module includes a package, input and output terminals, two or more amplifying units including the first unit and the final unit, an output bias terminal for supplying an output bias to one of amplifying units except for the final unit, and an input bias terminal for supplying an input bias to another one of the amplifying units except for the first unit. A feature of the amplifier module is that the output bias terminal and the input bias terminal are disposed in axial symmetry with respect to a reference axis connecting the input terminal with the output terminal in one side of the package.
    Type: Grant
    Filed: July 28, 2020
    Date of Patent: December 20, 2022
    Assignee: Sumitomo Electric Device Innovations, Inc.
    Inventor: Naoyuki Miyazawa
  • Patent number: 11522506
    Abstract: Various embodiments relate to an integrated circuit including a transistor device having input and output terminals, and an inductor-capacitor (LC) circuit coupled to one of the terminals of the transistor device. The LC circuit includes a capacitor having a top plate and a bottom plate, a inductor having a coil structure, and a connector configured to couple the inductor and an interior portion the top plate of the capacitor. The inductor at least partially overlaps the capacitor.
    Type: Grant
    Filed: January 31, 2020
    Date of Patent: December 6, 2022
    Assignee: NXP B.V.
    Inventors: Vikas Shilimkar, Kevin Kim, Joseph Gerard Schultz
  • Patent number: 11515849
    Abstract: A first correction voltage generation circuit provides a first positive or negative correction voltage for correcting an input voltage. A second correction voltage generation circuit provides a second correction voltage identical in polarity to the first correction voltage in accordance with the first correction voltage. The second correction voltage is generated to have a temperature coefficient reverse in polarity to a temperature coefficient of the first correction voltage.
    Type: Grant
    Filed: November 19, 2018
    Date of Patent: November 29, 2022
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Tomokazu Kojima
  • Patent number: 11509271
    Abstract: A power amplifier module includes an output-stage amplifier, a driver-stage amplifier, an input switch, an output switch, an input matching circuit, an inter-stage matching circuit, an output matching circuit, and a control circuit. The input switch selectively connects one of a plurality of input signal paths to an input terminal of the driver-stage amplifier. The output switch selectively connects one of a plurality of output signal paths to an output terminal of the output-stage amplifier. The control circuit controls operations of the driver-stage amplifier and the output-stage amplifier. The input switch, the output switch, and the control circuit are integrated into an IC chip. The control circuit is disposed between the input switch and the output switch.
    Type: Grant
    Filed: December 28, 2020
    Date of Patent: November 22, 2022
    Assignee: MURATA MANUFACTURING CO., LTD.
    Inventor: Hiroshi Okabe