Patents Examined by W. Wendy Kuo
  • Patent number: 7915689
    Abstract: A thin film transistor, a display device, and a manufacturing method thereof. The thin film transistor includes a control electrode, a semiconductor overlapping the control electrode, and an input electrode and an output electrode disposed on or under the semiconductor and opposite to each other. The semiconductor includes a first portion disposed between the input electrode and the output electrode and having a first crystallinity, and a second portion connected with the first portion, which overlaps the input electrode or the output electrode, and having a second crystallinity. The first crystallinity is higher than the second crystallinity.
    Type: Grant
    Filed: October 29, 2008
    Date of Patent: March 29, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Haeng Cho, Ki-Hun Jeong, Jun-Ho Song, Joo-Han Kim, Hyung-Jun Kim, Seung-Hwan Shim
  • Patent number: 7911031
    Abstract: Voltage-controlled semiconductor structures, voltage-controlled resistors, and manufacturing processes are provided. The semiconductor structure comprises a substrate, a first doped well, and a second doped well. The substrate is doped with a first type of ions. The first doped well is with a second type of ions and is formed in the substrate. The second doped well is with the second type of ions and is formed in the substrate. The first type of ions and the second type of ions are complementary. A resistor is formed between the first doped well and the second doped well. A resistivity of the resistor is controlled by a differential voltage. A resistivity of the resistor relates to a first depth of the first doped well, a second depth of the second doped well, and a distance between the first doped well and the second doped well. The resistivity of the resistor is higher than that of a well resistor formed in a single doped well with the second type of ions.
    Type: Grant
    Filed: August 21, 2006
    Date of Patent: March 22, 2011
    Assignee: System General Corporation
    Inventors: Chiu-Chih Chiang, Chih-Feng Huang
  • Patent number: 7898031
    Abstract: A single crystal semiconductor layer of a first conduction type is disposed on a surface of a semiconductor substrate. A plurality of trenches are provided in the semiconductor layer to form a plurality of first semiconductor regions of the first conduction type at intervals in a direction parallel to the surface. An epitaxial layer is buried in the plurality of trenches to form a plurality of second semiconductor regions of a second conduction type. The plurality of second semiconductor regions each includes an outer portion with a high impurity concentration formed against an inner wall of the trench, and an inner portion with a low impurity concentration formed inner than the outer portion.
    Type: Grant
    Filed: June 23, 2010
    Date of Patent: March 1, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kenichi Tokano, Tetsuo Matsuda, Wataru Saito
  • Patent number: 7897462
    Abstract: A semiconductor component that includes gate electrodes and shield electrodes and a method of manufacturing the semiconductor component. A semiconductor material has a device region, a gate contact region, a termination region, and a drain contact region. One or more device trenches is formed in the device region and one or more termination trenches is formed in the edge termination region. Shielding electrodes are formed in portions of the device trenches that are adjacent their floors. A gate dielectric material is formed on the sidewalls of the trenches in the device region and gate electrodes are formed over and electrically isolated from the shielding electrodes. The gate electrodes in the trenches in the device region are connected to the gate electrodes in the trenches in the gate contact region. The shielding electrodes in the trenches in the device region are connected to the shielding electrodes in the termination region.
    Type: Grant
    Filed: November 14, 2008
    Date of Patent: March 1, 2011
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Peter A. Burke, Duane B. Barber, Brian Pratt
  • Patent number: 7888682
    Abstract: A thin film transistor comprises a substrate; a semiconductor layer disposed on the substrate, the semiconductor layer having a source region, a drain region, and a channel region between the source region and the drain region; a gate insulating layer disposed on the semiconductor layer and on the substrate; a gate electrode disposed on the insulating layer over the channel region; an passivation layer disposed on the gate electrode and the gate insulating layer; a source electrode disposed in contact with upper, lower and side surfaces of the source region via a first contact hole through passivation layer, the gate insulating layer and the semiconductor layer; and a drain electrode disposed in contact with upper, lower and side surfaces of the drain region via a second contact hole through the passivation layer, the gate insulating layer and the semiconductor layer.
    Type: Grant
    Filed: December 11, 2008
    Date of Patent: February 15, 2011
    Assignee: LG Display Co., Ltd.
    Inventor: Jae-Bum Park
  • Patent number: 7888717
    Abstract: A thin film transistor substrate includes a color filter layer and a gate line. The color filter layer has a reverse taper shape, which is used to pattern the gate line without a separate mask. Thus, the total number of masks used to manufacture the thin film transistor substrate can be reduced, thereby reducing the manufacturing cost and improving the productivity.
    Type: Grant
    Filed: October 22, 2008
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ju-Han Bae, Jang-Kyum Kim
  • Patent number: 7880271
    Abstract: Emitter contact holes formed under emitter electrodes in a first layer and emitter through holes formed thereon are arranged so as not to overlap each other, and, for each emitter electrode, the multiple emitter contact holes and the multiple emitter through holes are provided so as to be separated from each other. Thereby, the top surface of an emitter electrode in a second layer is influenced by at most only a level difference of each emitter through hole formed in an insulating film having a larger thickness, and thus the flatness of the top surface of the emitter electrode in the second layer is improved. Accordingly, fixation failure of a metal plate can be avoided.
    Type: Grant
    Filed: August 26, 2009
    Date of Patent: February 1, 2011
    Assignees: Sanyo Electric Co., Ltd, Sanyo Semiconductor Co., Ltd
    Inventor: Kazuya Takahashi
  • Patent number: 7875877
    Abstract: An organic thin film transistor that can control the threshold voltage and reduce leakage current includes: a gate electrode; an organic semiconductor layer insulated from the gate electrode; a source electrode and a drain electrode insulated from the gate electrode and electrically connected to the organic semiconductor layer; a gate insulating layer interposed between the gate electrode and the organic semiconductor layer; and a hole control layer that is interposed between the gate insulating layer and the organic semiconductor layer. The hole control layer includes a compound having a hole-donor group or a compound having a hole-acceptor group.
    Type: Grant
    Filed: October 17, 2006
    Date of Patent: January 25, 2011
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventors: Jin-Seong Park, Min-Chul Suh, Taek Ahn
  • Patent number: 7875948
    Abstract: A backside illuminated image sensor includes a substrate, a backside passivation layer disposed on backside of the substrate, and a transparent conductive layer disposed on the backside passivation layer.
    Type: Grant
    Filed: October 21, 2008
    Date of Patent: January 25, 2011
    Inventors: Jaroslav Hynecek, Leonard Forbes, Homayoon Haddad, Thomas Joy
  • Patent number: 7872324
    Abstract: Provided is a suspended nanowire sensor having good sensing characteristics and suitable for mass production, a method for fabricating the suspended nanowire sensor. The suspended nanowire sensor includes: first and second sensor electrodes formed on upper portions of a substrate and physically separated from each other; and a nanowire sensor material piece extending from the first sensor electrode to the second sensor electrode and physically suspended between the first and second sensor electrodes.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: January 18, 2011
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Yong-Shin Kim, Youn-Tae Kim, Duck-Gun Park
  • Patent number: 7863086
    Abstract: A thin film transistor substrate includes an insulating substrate, a gate electrode formed on the insulating substrate, a first gate insulating film formed on the gate electrode and having an opening for exposing at least part of the gate electrode, a second gate insulating film covering the gate electrode exposed by the opening and having a larger dielectric constant than the first gate insulating film, a source electrode and a drain electrode disposed apart from each other in a central area of the second gate insulating film and defining a channel region there between, and an organic semiconductor layer formed in the channel region. A method for forming the TFT substrate is also provided. Thus, the present invention provides a TFT substrate in which a characteristic of a TFT is improved.
    Type: Grant
    Filed: September 3, 2009
    Date of Patent: January 4, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bo-sung Kim, Soo-jin Kim, Young-min Kim, Keun-kyu Song, Yong-uk Lee, Mun-pyo Hong, Tae-young Choi, Joon-hak Oh
  • Patent number: 7859048
    Abstract: A semiconductor device includes: a first semiconductor layer; a PN column layer having first and second column layers; and a second semiconductor layer. Each of the first and second column layers includes first and second columns alternately arranged along with a horizontal direction. The first and second column layers respectively have first and second impurity amount differences defined at a predetermined depth by subtracting an impurity amount in the second column from an impurity amount in the first column. The first impurity amount difference is constant and positive. The second impurity amount difference is constant and negative.
    Type: Grant
    Filed: December 16, 2008
    Date of Patent: December 28, 2010
    Assignee: Denso Corporation
    Inventors: Yuma Kagata, Jun Sakakibara, Hitoshi Yamaguchi
  • Patent number: 7858408
    Abstract: Overmolded lenses and certain fabrication techniques are described for LED structures. In one embodiment, thin YAG phosphor plates are formed and affixed over blue LEDs mounted on a submount wafer. A clear lens is then molded over each LED structure during a single molding process. The LEDs are then separated from the wafer. The molded lens may include red phosphor to generate a warmer white light. In another embodiment, the phosphor plates are first temporarily mounted on a backplate, and a lens containing a red phosphor is molded over the phosphor plates. The plates with overmolded lenses are removed from the backplate and affixed to the top of an energizing LED. A clear lens is then molded over each LED structure. The shape of the molded phosphor-loaded lenses may be designed to improve the color vs. angle uniformity. Multiple dies may be encapsulated by a single lens. In another embodiment, a prefabricated collimating lens is glued to the flat top of an overmolded lens.
    Type: Grant
    Filed: February 26, 2007
    Date of Patent: December 28, 2010
    Assignees: Koninklijke Philips Electronics N.V., Philips Lumilends Lighting Company, LLC
    Inventors: Gerd O. Mueller, Regina Mueller-Mach, Grigoriy Basin, Robert Scott West, Paul S. Martin, Tze-Sen Lim, Stefan Eberle
  • Patent number: 7858524
    Abstract: A semiconductor device includes a semiconductor substrate; a gate insulation film formed on the semiconductor substrate; a silicide gate electrode of an n-type MISFET formed on the gate insulation film; and a silicide gate electrode of a p-type MISFET formed on the gate insulation film and having a thickness smaller than that of the silicide gate electrode of the n-type MISFET, the silicide gate electrode of the p-type MISFET having a ratio of metal content higher than that of the silicide gate electrode of the n-type MISFET.
    Type: Grant
    Filed: November 17, 2006
    Date of Patent: December 28, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Tomonori Aoyama
  • Patent number: 7858531
    Abstract: A method of forming a semiconductor structure comprises providing a semiconductor substrate comprising at least one transistor element. An etch stop layer is formed over the transistor element. A stressed first dielectric layer is formed over the etch stop layer. A protective layer adapted to reduce an intrusion of moisture into the first dielectric layer is formed over the first dielectric layer. At least one electrical connection to the transistor element is formed. At least a portion of the protective layer remains over the first dielectric layer after completion of the formation of the at least one electrical connection.
    Type: Grant
    Filed: January 22, 2008
    Date of Patent: December 28, 2010
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Ralf Richter, Joerg Hohage, Michael Finken, Jana Schlott
  • Patent number: 7851875
    Abstract: Micro-electromechanical system (MEMS) devices and methods of manufacture thereof are disclosed. In one embodiment, a MEMS device includes a first semiconductive material and at least one trench disposed in the first semiconductive material, the at least one trench having a sidewall. An insulating material layer is disposed over an upper portion of the sidewall of the at least one trench in the first semiconductive material and over a portion of a top surface of the first semiconductive material proximate the sidewall. A second semiconductive material or a conductive material is disposed within the at least one trench and at least over the insulating material layer disposed over the portion of the top surface of the first semiconductive material proximate the sidewall.
    Type: Grant
    Filed: January 11, 2008
    Date of Patent: December 14, 2010
    Assignee: Infineon Technologies AG
    Inventors: Florian Schoen, Wolfgang Raberg, Bernhard Winkler, Werner Weber
  • Patent number: 7843030
    Abstract: Here, we demonstrate new material/structures for the photodetectors, using semiconductor material. For example, we present the Tunable Avalanche Wide Base Transistor as a photodetector. Particularly, SiC, GaN, AlN, Si and Diamond materials are given as examples. The desired properties of an optimum photodetector is achieved. Different variations are discussed, both in terms of structure and material.
    Type: Grant
    Filed: March 22, 2007
    Date of Patent: November 30, 2010
    Inventor: Ranbir Singh
  • Patent number: 7842575
    Abstract: A semiconductor device comprises a first conductive film formed downward, perpendicular to a substrate, penetrating through a first insulating film, a second conductive film formed downward along an outer wall of a second insulating film, a third insulating film formed from the bottom of the second conductive film to the top of the substrate in an area sandwiched between the first and second insulating films, contacting with at least the bottom of the second conductive film and an outer wall on a side which does not contact with the second insulating film, and a first impurity diffusion area of a first conductivity type, a second impurity diffusion area of a second conductivity type, a third impurity diffusion area of the first conductivity type and a fourth impurity diffusion area of the first conductivity type in a high concentration layered within the area sandwiched between the first and third insulating films.
    Type: Grant
    Filed: October 31, 2008
    Date of Patent: November 30, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Satoshi Hikida
  • Patent number: 7838959
    Abstract: Semiconductor devices, methods of manufacturing thereof, and methods of arranging circuit components of an integrated circuit are disclosed. In one embodiment, a semiconductor device includes an array of a plurality of devices arranged in a plurality of rows. At least one radio frequency (RF) circuit or a portion thereof is disposed in at least one of the plurality of rows of the array of the plurality of devices.
    Type: Grant
    Filed: January 29, 2008
    Date of Patent: November 23, 2010
    Assignee: Infineon Technologies AG
    Inventors: Uwe Paul Schroeder, Chu-Hsin Liang
  • Patent number: 7825492
    Abstract: A method for manufacturing an isolated vertical power device includes forming, in a back surface of a first conductivity type substrate, back isolation wall trenches that surround a conduction region of the device. In a front surface of the substrate, front isolation wall trenches are formed around the conduction region. Thereafter, a film containing a second type dopant is deposited in the front and back isolation wall trenches. In the conduction region on the back surface, conduction region trenches are formed inside the perimeter of the isolation wall trenches. A first type dopant is deposited in the conduction region trenches. The dopants are diffused from the conduction region trenches and isolation wall trenches to form a first conductivity type conduction region structure and a second conductivity type isolation wall.
    Type: Grant
    Filed: October 28, 2008
    Date of Patent: November 2, 2010
    Assignee: STMicroelectronics, Inc.
    Inventor: Richard Austin Blanchard