Patents by Inventor Chantal Arena

Chantal Arena has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7902045
    Abstract: A process for fabricating a composite structure for epitaxy, including at least one crystalline growth seed layer of semiconductor material on a support substrate, with the support substrate and the crystalline growth seed layer each having, on the periphery of their bonding face, a chamfer or an edge rounding zone. The process includes at least one step of wafer bonding the crystalline growth seed layer directly onto the support substrate and at least one step of thinning the crystalline growth seed layer. After thinning, the crystalline growth seed layer has a diameter identical to its initial diameter.
    Type: Grant
    Filed: June 5, 2008
    Date of Patent: March 8, 2011
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Chantal Arena, Fabrice Letertre
  • Publication number: 20110037075
    Abstract: A process for fabricating a composite structure for epitaxy, including at least one crystalline growth seed layer of semiconductor material on a support substrate, with the support substrate and the crystalline growth seed layer each having, on the periphery of their bonding face, a chamfer or an edge rounding zone. The process includes at least one step of wafer bonding the crystalline growth seed layer directly onto the support substrate and at least one step of thinning the crystalline growth seed layer. After thinning, the crystalline growth seed layer has a diameter identical to its initial diameter.
    Type: Application
    Filed: October 26, 2010
    Publication date: February 17, 2011
    Inventors: Chantal Arena, Fabrice Letertre
  • Publication number: 20110024747
    Abstract: The invention provides methods which can be applied during the epitaxial growth of two or more layers of Group III-nitride semiconductor materials so that the qualities of successive layer are successively improved. In preferred embodiments, surface defects interact with a protective layer of a protective material to form amorphous complex regions capable of preventing the further propagation of defects and dislocations. The invention also includes semiconductor structures fabricated by these methods.
    Type: Application
    Filed: November 14, 2008
    Publication date: February 3, 2011
    Applicant: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Chantal Arena, Subhash Mahajan
  • Publication number: 20110011450
    Abstract: Embodiments of the invention relate to methods and structures for fabricating semiconductor structures that include at least one bonding layer for attaching two or more elements to one another. The at least one bonding layer may be at least substantially comprised of zinc, silicon and oxygen.
    Type: Application
    Filed: June 22, 2010
    Publication date: January 20, 2011
    Applicant: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES
    Inventor: Chantal Arena
  • Patent number: 7816236
    Abstract: Chemical vapor deposition methods use trisilane and a halogen-containing etchant source (such as chlorine) to selectively deposit Si-containing films over selected regions of mixed substrates. Dopant sources may be intermixed with the trisilane and the etchant source to selectively deposit doped Si-containing films. The selective deposition methods are useful in a variety of applications, such as semiconductor manufacturing.
    Type: Grant
    Filed: January 30, 2006
    Date of Patent: October 19, 2010
    Assignee: ASM America Inc.
    Inventors: Matthias Bauer, Chantal Arena, Ronald Bertram, Pierre Tomasini, Nyles Cody, Paul Brabant, Joseph Italiano, Paul Jacobson, Keith Doran Weeks
  • Publication number: 20100258053
    Abstract: This invention provides gas injector apparatus that extends into a growth chamber in order to provide more accurate delivery of thermalized precursor gases. The improved injector can distribute heated precursor gases into a growth chamber in flows that spatially separated from each other up until they impinge of a growth substrate and that have volumes adequate for high volume manufacture. Importantly, the improved injector is sized and configured so that it can fit into existing commercial growth chamber without hindering the operation of mechanical and robot substrate handling equipment used with such chambers. This invention is useful for the high volume growth of numerous elemental and compound semiconductors, and particularly useful for the high volume growth of Group III-V compounds and GaN.
    Type: Application
    Filed: December 5, 2008
    Publication date: October 14, 2010
    Inventors: Chantal Arena, Christiaan J. Werkhoven, Ronald Thomas Bertram, JR., Ed Lindow, Dennis L. Goodwin
  • Publication number: 20100244203
    Abstract: A semiconductor structure includes a substrate having a first nitride-based semiconductor layer. A pseudomorphic protective layer is formed on the first nitride-based semiconductor layer and a second nitride-based semiconductor layer is formed on the pseudomorphic protective layer. The pseudomorphic protective layer has a thickness that is less than a critical thickness so that it drives the material quality of the second nitride-based semiconductor layer to correspond with that of the first nitride-based semiconductor layer.
    Type: Application
    Filed: November 9, 2008
    Publication date: September 30, 2010
    Applicant: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES
    Inventor: Chantal Arena
  • Publication number: 20100244197
    Abstract: The invention provides methods and structures for reducing surface dislocations of a semiconductor layer, and can be employed during the epitaxial growth of semiconductor structures and layers comprising III-nitride materials. Embodiments involve the formation of a plurality of dislocation pit plugs to prevent propagation of dislocations from an underlying layer of material into a following semiconductor layer of material.
    Type: Application
    Filed: March 10, 2010
    Publication date: September 30, 2010
    Applicants: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES, S.A., Commissariat A. L'Energie Atomique
    Inventors: Chantal Arena, Laurent Clavelier, Marc Rabarot
  • Publication number: 20100242835
    Abstract: The present invention is related to the field of semiconductor processing equipment and methods and provides, in particular, methods and equipment for the sustained, high-volume production of Group III-V compound semiconductor material suitable for fabrication of optic and electronic components, for use as substrates for epitaxial deposition, for wafers and so forth. In preferred embodiments, these methods and equipment are optimized for producing Group III-N (nitrogen) compound semiconductor wafers and specifically for producing GaN wafers. Specifically, the precursor is provided at a mass flow of at least 50 g Group III element/hour for a time of at least 48 hours to facilitate high volume manufacture of the semiconductor material. Advantageously, the mass flow of the gaseous Group III precursor is controlled to deliver the desired amount.
    Type: Application
    Filed: June 8, 2007
    Publication date: September 30, 2010
    Inventors: Chantal Arena, Christiaan J. Werkhoven, Thomas Andrew Steidl, Charles Michael Birtcher, Robert Daniel Clark
  • Patent number: 7785995
    Abstract: Pile ups of threading dislocations in thick graded buffer layer are reduced by enhancing dislocation gliding. During formation of a graded SiGe buffer layer, deposition of SiGe from a silicon precursor and a germanium precursor is interrupted one or more times with periods in which the flow of the silicon precursor to the substrate is stopped while the flow of the germanium precursor to the substrate is maintained.
    Type: Grant
    Filed: May 9, 2006
    Date of Patent: August 31, 2010
    Assignees: ASM America, Inc., S.O.I. Tec Silicon on Insulator Technologies, S.A.
    Inventors: Nyles W. Cody, Chantal Arena, Pierre Tomasini, Carlos Mazure
  • Publication number: 20100187568
    Abstract: Methods and structures for producing semiconductor materials, substrates and devices with improved characteristics are disclosed. Structures and methods for forming reduced strain structures include forming a plurality of substantially strain-relaxed island structures and utilizing such island structures for subsequent further growth of strain-relaxed substantial continuous layers of semiconductor material.
    Type: Application
    Filed: October 30, 2009
    Publication date: July 29, 2010
    Applicant: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES, S.A.
    Inventor: Chantal ARENA
  • Publication number: 20100180913
    Abstract: The present invention is related to the field of semiconductor processing equipment and methods and provides, in particular, methods and apparatus for in-situ removal of undesired deposits in the interiors of reactor chambers, for example, on chamber walls and elsewhere. The invention provides methods according to which cleaning steps are integrated and incorporated into a high-throughput growth process. Preferably, the times when growth should be suspended and cleaning commenced and when cleaning should be terminated and growth resumed are automatically determined based on sensor inputs. The invention also provides reactor chamber systems for the efficient performance of the integrated cleaning/growth methods of this invention.
    Type: Application
    Filed: December 5, 2008
    Publication date: July 22, 2010
    Inventors: Chantal Arena, Christiaan J. Werkhoven, Ronald Thomas Bertram, JR., Andrew D. Johnson, Vasil Vorsa, Robert Gordon Ridgeway, Peter J. Maroulis
  • Patent number: 7732306
    Abstract: This invention provides methods for fabricating substantially continuous layers of group III nitride semiconductor materials having low defect densities. The methods include epitaxial growth of nucleation layers on a base substrate, thermally treatment of said nucleation layer and epitaxial growth of a discontinuous masking layer. The methods outlined promote defect reduction through masking, annihilation and coalescence, therefore producing semiconductor structures with low defect densities. The invention can be applied to a wide range of semiconductor materials, both elemental semiconductors, e.g., combinations of Si (silicon) with strained Si (sSi) and/or Ge (germanium), and compound semiconductors, e.g., group II-VI and group III-V compound semiconductor materials.
    Type: Grant
    Filed: July 25, 2008
    Date of Patent: June 8, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Chantal Arena, Subhash Mahajan, Ranjan Datta
  • Publication number: 20100133548
    Abstract: The invention provides methods which can be applied during the epitaxial growth of two or more layers of semiconductor materials so that the qualities of successive layer are successively improved. In preferred embodiments, surface defects present in one epitaxial layer are capped with a masking material. A following layer is then grown so it extends laterally above the caps according to the known phenomena of epitaxial lateral overgrowth. The methods of the invention can be repeated by capping surface defects in the following layer and then epitaxially growing a second following layer according to ELO. The invention also includes semiconductor structures fabricated by these methods.
    Type: Application
    Filed: May 14, 2008
    Publication date: June 3, 2010
    Inventors: Chantal Arena, Subhash Mahajan, Ilsu Han
  • Publication number: 20100124814
    Abstract: Methods which can be applied during the epitaxial growth of semiconductor structures and layers of III-nitride materials so that the qualities of successive layers are successively improved. An intermediate epitaxial layer is grown on an initial surface so that growth pits form at surface dislocations present in the initial surface. A following layer is then grown on the intermediate layer according to the known phenomena of epitaxial lateral overgrowth so it extends laterally and encloses at least the agglomerations of intersecting growth pits. Preferably, prior to growing the following layer, a discontinuous film of a dielectric material is deposited so that the dielectric material deposits discontinuously so as to reduce the number of dislocations in the laterally growing material. The methods of the invention can be performed multiple times to the same structure. Also, semiconductor structures fabricated by these methods.
    Type: Application
    Filed: November 13, 2009
    Publication date: May 20, 2010
    Inventor: Chantal Arena
  • Publication number: 20100109126
    Abstract: Methods of fabricating semiconductor devices or structures include forming structures of a semiconductor material overlying a layer of a compliant material, subsequently changing the viscosity of the compliant material to relax the semiconductor material structures, and utilizing the relaxed semiconductor material structures as a seed layer in forming a continuous layer of relaxed semiconductor material. In some embodiments, the layer of semiconductor material may comprise a III-V type semiconductor material, such as, for example, indium gallium nitride. Novel intermediate structures are formed during such methods. Engineered substrates include a continuous layer of semiconductor material having a relaxed lattice structure.
    Type: Application
    Filed: October 8, 2009
    Publication date: May 6, 2010
    Applicant: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES, S.A.
    Inventor: Chantal ARENA
  • Publication number: 20100072576
    Abstract: Methods and structures for producing semiconductor materials, substrates and devices with improved characteristics are disclosed. Structures and methods for forming reduced strain structures include forming an interface between a support structure surface and a strained semiconductor layer. The support structure is selectively etched to form a plurality of semiconductor islands with reduced levels of strain.
    Type: Application
    Filed: September 21, 2009
    Publication date: March 25, 2010
    Inventor: Chantal ARENA
  • Patent number: 7666799
    Abstract: A relaxed silicon germanium structure comprises a silicon buffer layer produced using a chemical vapor deposition process with an operational pressure greater than approximately 1 torr. The relaxed silicon germanium structure further comprises a silicon germanium layer deposited over the silicon buffer layer. The silicon germanium layer has less than about 107 threading dislocations per square centimeter. By depositing the silicon buffer layer at a reduced deposition rate, the overlying silicon germanium layer can be provided with a “crosshatch free” surface.
    Type: Grant
    Filed: April 6, 2009
    Date of Patent: February 23, 2010
    Assignee: ASM America, Inc.
    Inventors: Chantal Arena, Pierre Tomasini, Nyles Cody, Matthias Bauer
  • Publication number: 20090283029
    Abstract: Methods for the sustained, high-volume production of Group III-V compound semiconductor material suitable for fabrication of optic and electronic components, for use as substrates for epitaxial deposition, or for wafers. The equipment and methods are optimized for producing Group III-N (nitrogen) compound semiconductor wafers and specifically for producing GaN wafers. The method includes reacting an amount of a gaseous Group III precursor as one reactant with an amount of a gaseous Group V component as another reactant in a reaction chamber to form the semiconductor material; removing exhaust gases including unreacted Group III precursor, unreacted Group V component and reaction byproducts; and heating the exhaust gases to a temperature sufficient to reduce condensation thereof and enhance manufacture of the semiconductor material. Advantageously, the exhaust gases are heated to sufficiently avoid condensation to facilitate sustained high volume manufacture of the semiconductor material.
    Type: Application
    Filed: November 15, 2007
    Publication date: November 19, 2009
    Inventors: Chantal Arena, Christiaan Werkhoven
  • Publication number: 20090223453
    Abstract: The invention relates to methods and apparatus that are optimized for producing Group III-N (nitrogen) compound semiconductor wafers and specifically GaN wafers. Specifically, the methods relate to substantially preventing the formation of unwanted materials on an isolation valve fixture within a chemical vapor deposition (CVD) reactor. The invention provides apparatus and methods for limiting deposition/condensation of GaCl3 and reaction by-products on an isolation valve that is used in the system and method for forming a monocrystalline Group III-V semiconductor material by reacting an amount of a gaseous Group III precursor as one reactant with an amount of a gaseous Group V component as another reactant in a reaction chamber.
    Type: Application
    Filed: November 16, 2007
    Publication date: September 10, 2009
    Inventors: Chantal Arena, Christiaan Werkhoven