Patents by Inventor Cheng Yang

Cheng Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230375684
    Abstract: A target measurement device is provided. The target measurement device includes a fixing ring, a main body, and a transceiver. The fixing ring has a first surface. The main body is over the first surface of the fixing ring. The transceiver is coupled to the main body. The transceiver is at least movable between a center of the fixing ring to an edge of the fixing ring from a top view perspective. A method for measuring a target is also provided.
    Type: Application
    Filed: July 27, 2023
    Publication date: November 23, 2023
    Inventors: PRADIP GIRDHAR CHAUDHARI, CHE-HUI LEE, CHIH-CHENG WEI, WEN-CHENG YANG, CHYI-TSONG NI
  • Patent number: 11824121
    Abstract: A semiconductor device and method of manufacturing the semiconductor device are provided. An exemplary semiconductor device comprises a fin disposed over a substrate, wherein the fin includes a channel region and a source/drain region; a gate structure disposed over the substrate and over the channel region of the fin; a source/drain feature epitaxially grown in the source/drain region of the fin, wherein the source/drain feature includes a top epitaxial layer and a lower epitaxial layer formed below the top epitaxial layer, and the lower epitaxial layer includes a wavy top surface; and a contact having a wavy bottom surface matingly engaged with the wavy top surface of the lower epitaxial layer of the source/drain feature.
    Type: Grant
    Filed: March 27, 2023
    Date of Patent: November 21, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chia-Ta Yu, Yen-Chieh Huang, Wei-Yuan Lu, Feng-Cheng Yang, Yen-Ming Chen
  • Publication number: 20230369490
    Abstract: A method includes forming a fin in a substrate. The fin is etched to create a source/drain recess. A source/drain feature is formed in the source/drain recess, in which a lattice constant of the source/drain feature is greater than a lattice constant of the fin. An epitaxy coat is grown over the source/drain feature, in which a lattice constant of the epitaxy coat is smaller than a lattice constant of the fin.
    Type: Application
    Filed: July 3, 2023
    Publication date: November 16, 2023
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Wei-Yang LEE, Ting-Yeh CHEN, Chii-Horng LI, Feng-Cheng YANG
  • Publication number: 20230369102
    Abstract: A semiconductor structure includes a fin structure formed over a substrate. The structure also includes a gate structure formed across the fin structure. The structure also includes source/drain epitaxial structures formed on opposite sides of the gate structure. The structure also includes an inter-layer dielectric (ILD) structure formed over the gate structure. The structure also includes a contact blocking structure formed through the ILD structure over the source/drain epitaxial structure. A lower portion of the contact blocking structure is surrounded by an air gap, and the air gap is covered by a portion of the ILD structure.
    Type: Application
    Filed: July 25, 2023
    Publication date: November 16, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chia-Ta YU, Kai-Hsuan LEE, Sai-Hooi YEONG, Yen-Chieh HUANG, Feng-Cheng YANG
  • Publication number: 20230363172
    Abstract: A memory device including a word line, a source line, a bit line, a memory layer, a channel material layer is described. The word line extends in a first direction, and liner layers disposed on a sidewall of the word line. The memory layer is disposed on the sidewall of the word line between the liner layers and extends along sidewalls of the liner layers in the first direction. The liner layers are spaced apart by the memory layer, and the liner layers are sandwiched between the memory layer and the word line. The channel material layer is disposed on a sidewall of the memory layer. A dielectric layer is disposed on a sidewall of the channel material layer. The source line and the bit line are disposed at opposite sides of the dielectric layer and disposed on the sidewall of the channel material layer. The source line and the bit line extend in a second direction perpendicular to the first direction. A material of the liner layers has a dielectric constant lower than that of a material of the memory layer.
    Type: Application
    Filed: July 19, 2023
    Publication date: November 9, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Meng-Han Lin, Han-Jong Chia, Feng-Cheng Yang, Bo-Feng Young, Nuo Xu, Sai-Hooi Yeong, Yu-Ming Lin
  • Publication number: 20230362449
    Abstract: Disclosed are a control method for focus movement on an EPG user interface and a display device. The method includes: displaying a television broadcast program on a display screen; receiving an instruction for displaying an EPG user interface, and displaying the EPG user interface on the display screen in response to the instruction; and receiving an instruction for indicating the movement of a focus along a channel arrangement direction in the EPG user interface, and in response to the instruction, determining a new position to which the focus moves in a target television channel according to the position of a pre-selected reference broadcast program, so as to control the focus to move to a target broadcast program corresponding to the new position.
    Type: Application
    Filed: July 20, 2023
    Publication date: November 9, 2023
    Inventors: Cheng YANG, Mengyuan LI
  • Publication number: 20230363175
    Abstract: The present disclosure provides a semiconductor structure. The semiconductor structure includes a substrate and a stacked structure disposed on the substrate. The stacked structure includes multiple alternately stacked insulating layers and gate members. A core structure is disposed in the stacked structure. The core structure includes a memory layer, a channel member, a contact member, and a liner member. The channel member is disposed on the memory layer. The contact member is disposed on the channel member. The liner member surrounds a portion of the core structure. The present disclosure also provides a method for fabricating the semiconductor structure.
    Type: Application
    Filed: July 18, 2023
    Publication date: November 9, 2023
    Inventors: Yu-Wei Jiang, Sheng-Chih Lai, Feng-Cheng Yang, Chung-Te Lin
  • Patent number: 11810825
    Abstract: A method of fabricating a fin-like field effect transistor (FinFET) device includes providing a semiconductor substrate having a region for forming p-type metal-oxide-semiconductor (PMOS) devices and a region for forming n-type metal-oxide-semiconductor (PMOS) devices, forming fin structures in both regions of the substrate separated by isolation features, first forming source/drain (S/D) features in the PMOS region, and subsequently forming S/D features in the NMOS region. First forming the PMOS S/D features and then forming the NMOS S/D features results in a greater extent of loss of isolation features in the PMOS region than in the NMOS region.
    Type: Grant
    Filed: August 25, 2021
    Date of Patent: November 7, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Feng-Ching Chu, Wei-Yang Lee, Feng-Cheng Yang, Yen-Ming Chen
  • Patent number: 11806909
    Abstract: A biaxially oriented polyester film having the following physical property is provided: when cooled from the molten state at a cooling rate of 20° C./min, an observed recrystallization temperature is 175° C.-200° C. The biaxially oriented polyester film is formed by a thick sheet before bidirectional stretching that is melted and extruded by an extruder and then cooled and formed on a casting roll. The thick sheet before stretching having the following physical property as analyzed by differential scanning calorimetry: a crystallization rate is less than 10%.
    Type: Grant
    Filed: May 14, 2021
    Date of Patent: November 7, 2023
    Assignee: NAN YA PLASTICS CORPORATION
    Inventors: Wen-Cheng Yang, Chen An Wu, Chun-Cheng Yang, Chia-Yen Hsiao
  • Publication number: 20230352554
    Abstract: Various examples of an integrated circuit with a sidewall spacer and a technique for forming an integrated circuit with such a spacer are disclosed herein. In some examples, the method includes receiving a workpiece that includes a substrate and a gate stack disposed upon the substrate. A spacer is formed on a side surface of the gate stack that includes a spacer layer with a low-k dielectric material. A source/drain region is formed in the substrate; and a source/drain contact is formed coupled to the source/drain region such that the spacer layer of the spacer is disposed between the source/drain contact and the gate stack.
    Type: Application
    Filed: July 10, 2023
    Publication date: November 2, 2023
    Inventors: Yen-Ting Chen, Wei-Yang Lee, Feng-Cheng Yang, Yen-Ming Chen
  • Patent number: 11805652
    Abstract: A 3D memory array includes a row of stacks, each stack having alternating gate strips and dielectric strips. Dielectric plugs are disposed between the stacks and define cell areas. A data storage film and a channel film are disposed adjacent the stacks on the sides of the cell areas. The middles of the cell areas are filled with an intracell dielectric. Source lines and drain lines form vias through the intracell dielectric. The source lines and the drain lines are each provided with a bulge toward the interior of the cell area. The bulges increase the areas of the source line and the drain line without reducing the channel lengths. In some of these teachings, the areas of the source lines and the drain lines are increased by restricting the data storage film or the channel layer to the sides of the cell areas adjacent the stacks.
    Type: Grant
    Filed: December 19, 2022
    Date of Patent: October 31, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Sheng-Chen Wang, Feng-Cheng Yang, Meng-Han Lin, Han-Jong Chia
  • Publication number: 20230345732
    Abstract: A memory device, a semiconductor device and manufacturing methods for forming the memory device and the semiconductor device are provided. The memory device includes a stacking structure, a switching layer, channel layers and pairs of conductive pillars. The stacking structure includes alternately stacked isolation layers and word lines, and extends along a first direction. The stacking structure has a staircase portion and a connection portion at an edge region of the stacking structure. The connection portion extends along the staircase portion and located aside the staircase portion, and may not be shaped into a staircase structure. The switching layer covers a sidewall of the stacking structure. The channel layers cover a sidewall of the switching layer, and are laterally spaced apart from one another along the first direction. The pairs of conductive pillars stand on the substrate, and in lateral contact with the switching layer through the channel layers.
    Type: Application
    Filed: July 3, 2023
    Publication date: October 26, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Meng-Han Lin, Han-Jong Chia, Yi-Ching Liu, Chia-En Huang, Sheng-Chen Wang, Feng-Cheng Yang, Chung-Te Lin
  • Publication number: 20230339168
    Abstract: A method for manufacturing a polyester film for embossing is provided. A polyester composition is prepared from a recycled polyester material. The polyester composition includes a physically regenerated polyester resin and a chemically regenerated polyester resin. The polyester composition is melted and extruded so as to form a base layer. The base layer is stretched in a machine direction. A surface coating paste is coated onto the base layer. The base layer with the surface coating paste is heated and stretched in a transverse direction, such that the surface coating paste turns into a surface coating layer, and a polyester film for embossing is obtained.
    Type: Application
    Filed: June 30, 2023
    Publication date: October 26, 2023
    Inventors: Wen-Cheng Yang, TE-CHAO LIAO, Chia-Yen Hsiao, Yu-Chi Hsieh
  • Patent number: 11797254
    Abstract: The present disclosure provides a display device and a driving method thereof. The display device includes a transparent cover plate; a display module, positioned on a side of the transparent cover plate and including a first display module and a second display module which are independent of each other; a first display control circuit, positioned on a side, facing away from the transparent cover plate, of the display module, and configured to independently control the first display module; and a second display control circuit, positioned on the side, facing away from the transparent cover plate, of the display module, and configured to independently control the second display module.
    Type: Grant
    Filed: December 2, 2019
    Date of Patent: October 24, 2023
    Assignees: K-TRONICS (SU ZHOU) TECHNOLOGY CO., LTD., BOE Technology Group Co., Ltd.
    Inventors: Xiuhe Zhou, Jie Wang, Zhongcheng Li, Zhaoxi Yu, Cheng Yang
  • Publication number: 20230336427
    Abstract: Embodiments of the present disclosure provide a method, an electronic device, and a computer program product for grouping objects in a data management system. The method includes: detecting operation parameters of at least two of a plurality of objects in a data management system, and determining a rate of correlation between the at least two objects based on the detected operation parameters, wherein the rate of correlation indicates a degree of correlation between the at least two objects. The method further includes: comparing the determined rate of correlation with a predetermined threshold, and determining, based on the comparison of the determined rate of correlation with the predetermined threshold, grouping of the at least two objects. With this method, objects with a high degree of correlation are logically grouped together, so that a user can manage objects in batches in an efficient manner during object management, thus improving the system performance.
    Type: Application
    Filed: May 25, 2022
    Publication date: October 19, 2023
    Inventors: Weiyang LIU, Qi WANG, Ren WANG, Cheng YANG, Yuanyi LIU
  • Publication number: 20230337436
    Abstract: A three-dimensional memory device and a manufacturing method thereof are provided. The three-dimensional memory device includes first and second stacking structures, isolation pillars, gate dielectric layers, channel layers and conductive pillars. The stacking structures are laterally spaced apart from each other. The stacking structures respectively comprises alternately stacked insulating layers and conductive layers. The isolation pillars laterally extend between the stacking structures. The isolation pillars further protrude into the stacking structures, and a space between the stacking structures is divided into cell regions. The gate dielectric layers are respectively formed in one of the cell regions, and cover opposing sidewalls of the stacking structures and sidewalls of the isolation pillars. The channel layers respectively cover an inner surface of one of the gate dielectric layers.
    Type: Application
    Filed: June 21, 2023
    Publication date: October 19, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Meng-Han Lin, Chun-Fu Cheng, Feng-Cheng Yang, Sheng-Chen Wang, Yu-Chien Chiu, Han-Jong Chia
  • Patent number: 11791335
    Abstract: A method comprises growing an epitaxial layer on a first region of a first wafer while remaining a second region of the first wafer exposed; forming a first dielectric layer over the epitaxial layer and the second region; forming a first transistor on a second wafer; forming a second dielectric layer over the first transistor; bonding the first and second dielectric layers; and forming second and third transistors on the epitaxial layer and on the second region of the first wafer, respectively.
    Type: Grant
    Filed: May 21, 2021
    Date of Patent: October 17, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chung-Te Lin, Wei-Yuan Lu, Feng-Cheng Yang
  • Publication number: 20230327006
    Abstract: A transistor includes a gate electrode, a ferroelectric layer, a channel layer, a gas impermeable layer, a dielectric layer, a source line and a bit line. The ferroelectric layer is disposed on the gate electrode. The channel layer is disposed on the ferroelectric layer. The gas impermeable layer is disposed in between the channel layer and the gate electrode, and in contact with the ferroelectric layer. The dielectric layer is surrounding the ferroelectric layer and the channel layer, and in contact with the gas impermeable layer. The source line and the bit line are embedded in the dielectric layer and connected to the channel layer.
    Type: Application
    Filed: June 16, 2023
    Publication date: October 12, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yu-Wei Jiang, Sheng-Chih Lai, Feng-Cheng Yang, Chung-Te Lin
  • Publication number: 20230326175
    Abstract: A method for a luminance and chrominance correction. The method may include: image input data is acquired; a first correction on the image input data is performed, to obtain a first correction result; and a second correction is performed on to the first correction result, to obtain a second correction result, wherein the first correction is one of multiple layers of luminance correction and at least one layer of chrominance correction, and the second correction is the other of the multiple layers of the luminance correction and the at least one layer of the chrominance correction. The method solves a technical problem that the display uniformity of different grayscales still cannot be effectively improved when luminance and chrominance differences are solved in the related art.
    Type: Application
    Filed: August 28, 2020
    Publication date: October 12, 2023
    Inventors: Yue ZHANG, Hongchun CONG, Cheng YANG
  • Publication number: 20230328980
    Abstract: A memory device includes a stack of gate electrode layers and interconnect layers arranged over a substrate. A first memory cell that is arranged over the substrate includes a first source/drain conductive lines and a second source/drain conductive line extending vertically through the stack of gate electrode layers. A channel layer and a memory layer are arranged on outer sidewalls of the first and second source/drain conductive lines. A first barrier structure is arranged between the first and second source/drain conductive lines. A first protective liner layer separates the first barrier structure from each of the first and second source/drain conductive lines. A second barrier structure is arranged on an opposite side of the first source/drain conductive line and is spaced apart from the first source/drain conductive line by a second protective liner layer.
    Type: Application
    Filed: June 16, 2023
    Publication date: October 12, 2023
    Inventors: Tsu Ching Yang, Sheng-Chih Lai, Yu-Wei Jiang, Kuo-Chang Chiang, Hung-Chang Sun, Chen-Jun Wu, Feng-Cheng Yang, Chung-Te Lin