Patents by Inventor Chung-Yen Chou

Chung-Yen Chou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190129098
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes: a substrate and a gate element over the substrate. The gate element includes: a gate dielectric layer over the substrate; a gate electrode over the gate dielectric layer; and a waveguide passing through the gate electrode from a top surface of the gate electrode to a bottom surface of the gate electrode. A manufacturing method of the same is also disclosed.
    Type: Application
    Filed: January 19, 2018
    Publication date: May 2, 2019
    Inventors: YUNG-CHANG CHANG, CHUNG-YEN CHOU, MING-CHYI LIU, SHIH-CHANG LIU
  • Publication number: 20190122962
    Abstract: A novel integrated circuit and method thereof are provided. The integrated circuit includes a plurality of first interconnect pads, a plurality of second interconnect pads, a first inter-level dielectric layer, a thin film resistor, and at least two end-caps. The end-caps, which are connectors for the thin film resistor, are positioned at the same level with the plurality of second interconnect pads. Therefore, an electrical connection between the end-caps and the plurality of second interconnect pads can be formed by directly connection of them. An integrated circuit with a thin film resistor can be made in a cost benefit way accordingly, so as to overcome disadvantages mentioned above.
    Type: Application
    Filed: December 17, 2018
    Publication date: April 25, 2019
    Inventors: Yuan-Tai Tseng, Chia-Shiung Tsai, Chung-Yen Chou, Ming-Chyi Liu
  • Patent number: 10269637
    Abstract: A semiconductor structure includes a substrate, a hole which includes a top hole and a bottom hole in communication with each other in the substrate, and a filler in the top hole and the bottom hole, wherein the top hole tapers toward the bottom hole, and a side surface of the top hole and a side surface of the bottom hole form an obtuse angle.
    Type: Grant
    Filed: July 7, 2017
    Date of Patent: April 23, 2019
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Lee-Chuan Tseng, Lung-Yuan Pan, Chung-Yen Chou
  • Publication number: 20190109223
    Abstract: Present disclosure provides a method for manufacturing a semiconductor device, including providing a substrate, forming a first III-V compound layer over the substrate, forming a first passivation layer over the first III-V compound layer, forming a first opening from a top surface of the first passivation layer to the first III-V compound layer, each opening having a stair-shaped sidewall at the first passivation layer, depositing a metal layer over the first passivation layer and in the first opening, the metal layer having a second opening above the corresponding first opening, and removing a portion of the metal layer to form a source electrode and a drain electrode.
    Type: Application
    Filed: November 26, 2018
    Publication date: April 11, 2019
    Inventors: Sheng-De Liu, Chung-Yen Chou, Shih-Chang Liu
  • Publication number: 20190103352
    Abstract: A semiconductor structure includes a capacitor including a first electrode and a second electrode disposed over and electrically insulated from the first electrode. The semiconductor structure also includes a first conductive via extending through the first electrode and contacting a planar surface of the first electrode. The semiconductor structure further includes a second conductive via extending through the second electrode and contacting a planar surface of the second electrode.
    Type: Application
    Filed: February 21, 2018
    Publication date: April 4, 2019
    Inventor: CHUNG-YEN CHOU
  • Patent number: 10164183
    Abstract: A semiconductor device includes at least one bottom electrode, a resistive layer, and a top electrode. The bottom electrode has two opposite sidewalls. The resistive layer is disposed on the bottom electrode, extends past at least one of the two opposite sidewalls of the at least one bottom electrode, and has a variable resistance. The resistive layer is disposed on the bottom electrode and extends past at least one of the two opposite sidewalls of the at least one bottom electrode.
    Type: Grant
    Filed: January 30, 2017
    Date of Patent: December 25, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chung-Yen Chou, Ching-Pei Hsieh
  • Patent number: 10157706
    Abstract: An inductor structure is provided. The inductor structure includes a first dielectric layer formed over a substrate and a magnetic layer formed over the first dielectric layer. The magnetic layer has a planar top surface, a planar bottom surface, a protruding portion surrounding the planar top surface, and the protruding portion is higher than the planar top surface.
    Type: Grant
    Filed: December 22, 2017
    Date of Patent: December 18, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yuan-Tai Tseng, Ming-Chyi Liu, Chung-Yen Chou, Chia-Shiung Tsai
  • Patent number: 10157820
    Abstract: A novel integrated circuit and method thereof are provided. The integrated circuit includes a plurality of first interconnect pads, a plurality of second interconnect pads, a first inter-level dielectric layer, a thin film resistor, and at least two end-caps. The end-caps, which are connectors for the thin film resistor, are positioned at the same level with the plurality of second interconnect pads. Therefore, an electrical connection between the end-caps and the plurality of second interconnect pads can be formed by directly connection of them. An integrated circuit with a thin film resistor can be made in a cost benefit way accordingly, so as to overcome disadvantages mentioned above.
    Type: Grant
    Filed: April 17, 2017
    Date of Patent: December 18, 2018
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yuan-Tai Tseng, Chia-Shiung Tsai, Chung-Yen Chou, Ming-Chyi Liu
  • Patent number: 10158073
    Abstract: The present disclosure provides a manufacturing method for the semiconductor structure, including forming a bottom metal layer including copper, forming a planar memory layer over the bottom metal layer, forming an electrode over the planar memory layer by a self-aligning operation, and defining a memory cell by patterning the planar memory layer.
    Type: Grant
    Filed: April 10, 2017
    Date of Patent: December 18, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Chung-Yen Chou, Ching-Pei Hsieh, Shih-Chang Liu
  • Patent number: 10138118
    Abstract: An integrated circuit (IC) device is provided. The IC device includes a first die including a first substrate and a second die including a second substrate. A plasma-reflecting layer is included on an upper surface of the first die. The plasma-reflecting layer is configured to reflect a plasma therefrom. The second substrate is bonded to the first die so as to form a cavity, wherein a lower surface of the cavity is lined by the plasma-reflecting layer. A dielectric protection layer is present on a lower surface of the second die and lines the upper surface of the cavity. A material of the second substrate has a first etch rate for the plasma and a material of the dielectric protection layer has a second etch rate for the plasma. The second etch rate is less than the first etch rate.
    Type: Grant
    Filed: August 8, 2017
    Date of Patent: November 27, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chung-Yen Chou, Chih-Jen Chan, Chia-Shiung Tsai, Ru-Liang Lee, Yuan-Chih Hsieh
  • Patent number: 10141438
    Abstract: The present disclosure provides a semiconductor device and a method for manufacturing the same. The semiconductor device comprises a substrate, a first III-V compound layer over the substrate, a first passivation layer on the first III-V compound layer, a source region and a drain region. The source region penetrates the first passivation layer to electrically contact the first III-V compound layer. The drain region penetrates the first passivation layer to electrically contact the first III-V compound layer. A sidewall of the first passivation layer contacting with the source region comprises a stair shape.
    Type: Grant
    Filed: March 7, 2016
    Date of Patent: November 27, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Sheng-De Liu, Chung-Yen Chou, Shih-Chang Liu
  • Patent number: 10115784
    Abstract: The present disclosure provides a semiconductor device. The semiconductor device includes: a semiconductor substrate; a first dielectric layer over the semiconductor substrate; a second dielectric layer over the first dielectric layer; an via extending through the second dielectric layer; a bottom conductive layer conformably formed at a bottom and along side walls of the via; a third dielectric layer conformably formed over the bottom conductive layer; an upper conductive layer conformably formed over the third dielectric layer; and an upper contact formed over and coupled to the upper conductive layer and filling the via; wherein the upper conductive layer provide a diffusion barrier between the upper contact and the third dielectric layer. A metal-insulator-metal (MIM) capacitor and an associated manufacturing method are also disclosed.
    Type: Grant
    Filed: March 17, 2016
    Date of Patent: October 30, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Chung-Yen Chou, Shih-Chang Liu
  • Patent number: 10049890
    Abstract: The present disclosure provides a semiconductor structure, comprising a substrate, dielectric layers and conductive layers. A first dielectric layer is disposed on a bottom surface and sidewall surfaces of a filled trench of the substrate. A first conductive layer is disposed on the first dielectric layer and has a first surface in the filled trench and a second surface above the substrate. A second dielectric layer is disposed on the first conductive layer. A second conductive layer is disposed on the second dielectric layer and has a first surface in the filled trench and a second surface above the substrate. A third dielectric layer is disposed on the second conductive layer. A third conductive layer is disposed in the filled trench and on the third dielectric layer. A top surface of the third conductive layer is lower than the second surface of the second conductive layer.
    Type: Grant
    Filed: September 9, 2016
    Date of Patent: August 14, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Chung-Yen Chou, Chih-Jen Chan, Shih-Chang Liu, Chia-Shiung Tsai
  • Publication number: 20180197856
    Abstract: A semiconductor structure with a MISFET and a HEMT region includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer and is different from the first III-V compound layer in composition. A third III-V compound layer is disposed on the second III-V compound layer is different from the second III-V compound layer in composition. A source feature and a drain feature are disposed in each of the MISFET and HEMT regions on the third III-V compound layer. A gate electrode is disposed over the second III-V compound layer between the source feature and the drain feature. A gate dielectric layer is disposed under the gate electrode in the MISFET region but above the top surface of the third III-V compound layer.
    Type: Application
    Filed: March 5, 2018
    Publication date: July 12, 2018
    Inventors: Chung-Yen Chou, Sheng-De Liu, Fu-Chih Yang, Shih-Chang Liu, Chia-Shiung Tsai
  • Publication number: 20180158732
    Abstract: A semiconductor structure includes a substrate, a hole which includes a top hole and a bottom hole in communication with each other in the substrate, and a filler in the top hole and the bottom hole, wherein the top hole tapers toward the bottom hole, and a side surface of the top hole and a side surface of the bottom hole form an obtuse angle.
    Type: Application
    Filed: July 7, 2017
    Publication date: June 7, 2018
    Inventors: Lee-Chuan TSENG, Lung-Yuan PAN, Chung-Yen CHOU
  • Publication number: 20180151799
    Abstract: A semiconductor device includes at least one bottom electrode, a resistive layer, and a top electrode. The bottom electrode has two opposite sidewalls. The resistive layer is disposed on the bottom electrode, extends past at least one of the two opposite sidewalls of the at least one bottom electrode, and has a variable resistance. The resistive layer is disposed on the bottom electrode and extends past at least one of the two opposite sidewalls of the at least one bottom electrode.
    Type: Application
    Filed: January 30, 2017
    Publication date: May 31, 2018
    Inventors: Chung-Yen Chou, Ching-Pei Hsieh
  • Patent number: 9975757
    Abstract: A microelectromechanical systems (MEMS) structure with a cavity hermetically sealed using a mask layer is provided. A capping substrate is arranged over a MEMS substrate, which includes a movable element. The capping substrate includes the cavity arranged over and opening to the movable element, and includes a seal opening in fluid communication with the cavity. The mask layer is arranged over the capping substrate. The mask layer overhangs the seal opening and laterally surrounds a mask opening arranged over the seal opening. A seal layer is arranged over the mask layer and the mask opening. The seal layer is configured to hermetically seal the cavity. A method for manufacturing the MEMS structure is also provided.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: May 22, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Lee-Chuan Tseng, Chung-Yen Chou, Shih-Chang Liu, Yuan-Chih Hsieh
  • Publication number: 20180137966
    Abstract: An inductor structure is provided. The inductor structure includes a first dielectric layer formed over a substrate and a magnetic layer formed over the first dielectric layer. The magnetic layer has a planar top surface, a planar bottom surface, a protruding portion surrounding the planar top surface, and the protruding portion is higher than the planar top surface.
    Type: Application
    Filed: December 22, 2017
    Publication date: May 17, 2018
    Inventors: Yuan-Tai Tseng, Ming-Chyi Liu, Chung-Yen Chou, Chia-Shiung Tsai
  • Patent number: 9960285
    Abstract: One or more techniques or systems for forming a contact structure for a deep trench capacitor (DTC) are provided herein. In some embodiments, a contact structure includes a substrate region, a first region, a second region, contact landings, a first trench region, a first landing region, and a second trench region. In some embodiments, a first region is over the substrate region and a second region is over the first region. For example, the first region and the second region are in the first trench region or the second trench region. Additionally, a contact landing over the first trench region, the second trench region, or the first landing region is in contact with the first region, the second region, or the substrate region. In this manner, additional contacts are provided and landing area is reduced, thus reducing resistance of the DTC, for example.
    Type: Grant
    Filed: October 24, 2012
    Date of Patent: May 1, 2018
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chung-Yen Chou, Po-ken Lin, Shih-Chang Liu, Chia-Shiung Tsai
  • Patent number: 9944516
    Abstract: A method for performing a high aspect ratio etch is provided. A semiconductor substrate is provided with a hard mask layer arranged over the semiconductor substrate. A first etch is performed into the hard mask layer to form a hard mask opening exposing the semiconductor substrate. The hard mask opening has a bottom width. A second etch is performed into the semiconductor substrate, through the hard mask opening, to form a substrate opening with a top width that is about equal to the bottom width of the hard mask opening. A protective layer is formed lining a sidewall of the substrate opening. A third etch is performed into the semiconductor substrate, through the hard mask opening, to increase a height of the substrate opening. The top width of the substrate opening remains substantially unchanged during the third etch. A semiconductor structure with a high aspect ratio opening is also provided.
    Type: Grant
    Filed: April 29, 2015
    Date of Patent: April 17, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chung-Yen Chou, Chia-Shiung Tsai, Lee-Chuan Tseng, Ru-Liang Lee