Patents by Inventor Dinesh Chopra

Dinesh Chopra has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7176576
    Abstract: A conductive connection forming method includes forming a first layer comprising a first metal on a substrate and forming a second layer comprising a second metal different from the first metal on the first layer. At least a part of the first layer may be transformed to an alloy material comprising the first and second metals. A conductive connection may be formed to the alloy material. The alloy material may be less susceptible to formation of metal oxide compared to the first metal. By way of example, transforming the first layer may comprise annealing the first and second layer. An exemplary first metal comprises copper, and an exemplary second metal comprises aluminum, titanium, palladium, magnesium, or two or more such metals. The alloy material may be an intermetallic. A conductive connection may be formed to the alloy layer.
    Type: Grant
    Filed: May 19, 2004
    Date of Patent: February 13, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Dinesh Chopra, Fred Fishburn
  • Publication number: 20060281319
    Abstract: A method used to fabricate a semiconductor device comprises etching a dielectric layer, resulting in an undesirable charge buildup along a sidewall formed in the dielectric layer during the etch. The charge buildup along a top and a bottom of the sidewall may reduce the etch rate thereby resulting in excessive etch times and undesirable etch opening profiles. To remove the charge, a sacrificial conductive layer may be formed to electrically short the upper and lower portions of the sidewall and eliminate the charge. In another embodiment, a gas is used to remove the charge. After removing the charge, the dielectric etch may continue. Various embodiments of the inventive process and structures are described.
    Type: Application
    Filed: August 18, 2006
    Publication date: December 14, 2006
    Inventors: Bradley Howard, Dinesh Chopra
  • Publication number: 20060276115
    Abstract: A chemical-mechanical polishing apparatus is provided with a downstream device for conditioning a web-shaped polishing pad. The device may be used to condition a glazed portion of the pad, and then the conditioned pad portion may be used again for polishing. The conditioning device is preferably arranged to apply different conditioning treatments to different portions of the glazed pad. The conditioning device may have roller segments that rotate at different speeds. Alternatively, the device may have non-cylindrical rollers that provide different rotational speeds at the pad surface, or the device may apply different pressures at different portions of the pad. The device may be arranged to provide uniform conditioning across the width of the pad. The invention is applicable to methods of planarizing semiconductor wafers. The invention may be used to condition circular pads in addition to web-shaped pads.
    Type: Application
    Filed: August 15, 2006
    Publication date: December 7, 2006
    Inventors: Dinesh Chopra, Scott Moore
  • Publication number: 20060261485
    Abstract: Apparatus with conductive interconnect layers disposed on a dual-purpose layer provide useful articles such as semiconductor wafers, semiconductor dies, memory devices, circuit modules, and electronic systems. The number of necessary processing steps to form such conductive interconnects are reduced by removing the need to employ a seed layer interposed between the barrier layer and the conductive interconnect layer.
    Type: Application
    Filed: July 25, 2006
    Publication date: November 23, 2006
    Inventor: Dinesh Chopra
  • Publication number: 20060252268
    Abstract: A method for substantially simultaneously polishing a copper conductive structure of a semiconductor device structure and an adjacent barrier layer. The method includes use of a polishing pad with a slurry solution in which copper and a material, such as tungsten, of the barrier layer are removed at substantially the same rate. The slurry is formulated so as to oxidize copper and a material of the barrier layer at substantially the same rates. Thus, copper and the barrier layer material have substantially the same oxidation energies in the slurry. Systems for substantially polishing copper conductive structures and adjacent barrier structures on semiconductor device structures are also disclosed.
    Type: Application
    Filed: July 12, 2006
    Publication date: November 9, 2006
    Applicant: Micron Technology, Inc.
    Inventors: Dinesh Chopra, Nishant Sinha
  • Publication number: 20060249252
    Abstract: A method for substantially simultaneously polishing a copper conductive structure of a semiconductor device structure and an adjacent barrier layer. The method includes use of a polishing pad with a slurry solution in which copper and a material, such as tungsten, of the barrier layer are removed at substantially the same rate. The slurry is formulated so as to oxidize copper and a material of the barrier layer at substantially the same rates. Thus, copper and the barrier layer material have substantially the same oxidation energies in the slurry. Systems for substantially polishing copper conductive structures and adjacent barrier structures on semiconductor device structures are also disclosed.
    Type: Application
    Filed: July 12, 2006
    Publication date: November 9, 2006
    Applicant: Micron Technology, Inc.
    Inventors: Dinesh Chopra, Nishant Sinha
  • Patent number: 7129160
    Abstract: A method and apparatus for simultaneously removing conductive materials from a microelectronic substrate. A method in accordance with one embodiment of the invention includes contacting a surface of a microelectronic substrate with an electrolytic liquid, the microelectronic substrate having first and second different conductive materials. The method can further include controlling a difference between a first open circuit potential of the first conducive material and a second open circuit potential of the second conductive material by selecting a pH of the electrolytic liquid. The method can further include simultaneously removing at least portions of the first and second conductive materials by passing a varying electrical signal through the electrolytic liquid and the conductive materials. Accordingly, the effects of galvanic interactions between the two conductive materials can be reduced and/or eliminated.
    Type: Grant
    Filed: August 29, 2002
    Date of Patent: October 31, 2006
    Assignee: Micron Technology, Inc.
    Inventor: Dinesh Chopra
  • Patent number: 7118686
    Abstract: A method for substantially simultaneously polishing a copper conductive structure of a semiconductor device structure and an adjacent barrier layer. The method includes use of a polishing pad with a slurry solution in which copper and a material, such as tungsten, of the barrier layer are removed at substantially the same rate. The slurry is formulated so as to oxidize copper and a material of the barrier layer at substantially the same rates. Thus, copper and the barrier layer material have substantially the same oxidation energies in the slurry. Systems for substantially polishing copper conductive structures and adjacent barrier structures on semiconductor device structures are also disclosed.
    Type: Grant
    Filed: December 19, 2002
    Date of Patent: October 10, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Nishant Sinha, Dinesh Chopra
  • Patent number: 7112245
    Abstract: A planarizing pad for planarizing a microelectronic substrate, and a method and apparatus for forming the planarizing pad. In one embodiment, planarizing pad material is mixed with compressed gas to form a plurality of discrete elements that are distributed on a support material. At least a portion of the discrete elements are spaced apart from each other on the support material to form a textured surface for engaging a microelectronic substrate and removing material from the microelectronic substrate. The discrete elements can be uniformly or randomly distributed on the support material, and the discrete elements can be directly affixed to the support material or affixed to the support material with an adhesive.
    Type: Grant
    Filed: February 5, 2004
    Date of Patent: September 26, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Vishnu K. Agarwal, Dinesh Chopra
  • Patent number: 7109112
    Abstract: In a copper plating process, a seed layer is uniformly deposited over a surface, including lining a high aspect ratio trench defined by that surface. A mask layer is provided using a process that fails to deposit in the trench. In one exemplary embodiment, the failure is due to the decrease in the isotropic flux of neutrals toward the bottom of the trench. Copper is subsequently electroplated. Because the seed layer is exposed only within the trench, copper deposits only therein. The self-aligned mask prevents plating outside of the trench. A chemical-mechanical planarization step removes the mask and the seed layer extending beyond the trench, leaving a copper structure within the trench. The structure may serve as a conductive line, an interconnect, or a capacitor plate.
    Type: Grant
    Filed: June 3, 2004
    Date of Patent: September 19, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Dinesh Chopra, Kevin G. Donohoe, Cem Basceri
  • Publication number: 20060189264
    Abstract: A chemical-mechanical polishing apparatus is provided with a downstream device for conditioning a web-shaped polishing pad. The device may be used to condition a glazed portion of the pad, and then the conditioned pad portion may be used again for polishing. The conditioning device is preferably arranged to apply different conditioning treatments to different portions of the glazed pad. The conditioning device may have roller segments that rotate at different speeds. Alternatively, the device may have non-cylindrical rollers that provide different rotational speeds at the pad surface, or the device may apply different pressures at different portions of the pad. The device may be arranged to provide uniform conditioning across the width of the pad. The invention is applicable to methods of planarizing semiconductor wafers. The invention may be used to condition circular pads in addition to web-shaped pads.
    Type: Application
    Filed: April 25, 2006
    Publication date: August 24, 2006
    Inventors: Dinesh Chopra, Scott Moore
  • Patent number: 7094699
    Abstract: A method used to fabricate a semiconductor device comprises etching a dielectric which results in an undesirable charge buildup along a sidewall formed in the dielectric during the etch. The charge buildup along a top and a bottom of the sidewall can reduce the etch rate thereby resulting in excessive etch times and undesirable etch opening profiles. To remove the charge, a sacrificial conductive layer is formed which electrically shorts the upper and lower portions of the sidewall and eliminates the charge. In another embodiment, a gas is used to remove the charge. After removing the charge, the dielectric etch may continue. Various embodiments of the inventive process and in-process structures are described.
    Type: Grant
    Filed: May 3, 2004
    Date of Patent: August 22, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Bradley J. Howard, Dinesh Chopra
  • Publication number: 20060154483
    Abstract: In a copper plating process, a seed layer is uniformly deposited over a surface, including lining a high aspect ratio trench defined by that surface. A mask layer is provided using a process that fails to deposit in the trench. In one exemplary embodiment, the failure is due to the decrease in the isotropic flux of neutrals toward the bottom of the trench. Copper is subsequently electroplated. Because the seed layer is exposed only within the trench, copper deposits only therein. The self-aligned mask prevents plating outside of the trench. A chemical-mechanical planarization step removes the mask and the seed layer extending beyond the trench, leaving a copper structure within the trench. The structure may serve as a conductive line, an interconnect, or a capacitor plate.
    Type: Application
    Filed: March 23, 2006
    Publication date: July 13, 2006
    Inventors: Dinesh Chopra, Kevin Donohoe, Cem Basceri
  • Patent number: 7063603
    Abstract: A method and apparatus for cleaning a web-based chemical-mechanical planarization (CMP) system. Specifically, a fluid spray bar is coupled to a frame assembly which may be mounted on a CMP system. The fluid spray bar will move along the frame assembly. As the fluid spray bar traverses the length of the frame assembly, a cleaning fluid is sprayed onto the web in order to clean the web between planarization cycles.
    Type: Grant
    Filed: August 29, 2002
    Date of Patent: June 20, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Scott E. Moore, Dinesh Chopra
  • Publication number: 20060116057
    Abstract: A method and apparatus for cleaning a web-based chemical-mechanical planarization (CMP) system. Specifically, a fluid spray bar is coupled to a frame assembly which may be mounted on a CMP system. The fluid spray bar will move along the frame assembly. As the fluid spray bar traverses the length of the frame assembly, a cleaning fluid is sprayed onto the web in order to clean the web between planarization cycles.
    Type: Application
    Filed: January 18, 2006
    Publication date: June 1, 2006
    Inventors: Scott Moore, Dinesh Chopra
  • Patent number: 7041595
    Abstract: A barrier layer material and method of forming the same is disclosed. The method includes depositing a graded metal nitride layer in a single deposition chamber, with a high nitrogen content at a lower surface and a high metal content at an upper surface. In the illustrated embodiment, a metal nitride with a 1:1 nitrogen-to-metal ratio is initially deposited into a deep void, such as a via or trench, by reactive sputtering of a metal target in nitrogen atmosphere. After an initial thickness is deposited, flow of nitrogen source gas is reduced and sputtering continues, producing a metal nitride with a graded nitrogen content. After the nitrogen is stopped, deposition continues, resulting in a substantially pure metal top layer. This three-stage layer includes a highly conductive top layer, upon which copper can be directly electroplated without a separate seed layer deposition.
    Type: Grant
    Filed: April 2, 2002
    Date of Patent: May 9, 2006
    Assignee: Micron Technology, Inc.
    Inventor: Dinesh Chopra
  • Patent number: 7005379
    Abstract: Electroless plating can be utilized to form electrical interconnects associated with semiconductor substrates. For instance, a semiconductor substrate can be formed to have a dummy structure thereover with a surface suitable for electroless plating, and to also have a digit line thereover having about the same height as the dummy structure. A layer can be formed over the dummy structure and digit line, and openings can be formed through the layer to the upper surfaces of the dummy structure and digit line. Subsequently, a conductive material can be electroless plated within the openings to form electrical contacts within the openings. The opening extending to the dummy structure can pass through a capacitor electrode, and accordingly the conductive material formed within such opening can be utilized to form electrical contact to the capacitor electrode.
    Type: Grant
    Filed: April 8, 2004
    Date of Patent: February 28, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Nishant Sinha, Dinesh Chopra, Fred D. Fishburn
  • Patent number: 6997781
    Abstract: Planarizing solutions, and their methods of use, for removing titanium nitride from the surface of a substrate using a fixed-abrasive planarizing pad. The planarizing solutions take the form of an etchant solution or an oxidizing solution. The etchant solutions are aqueous solutions containing an etchant and a buffer. The etchant contains one or more etching agents selective to titanium nitride. The oxidizing solutions are aqueous solutions containing an oxidizer and a buffer. The oxidizer contains one or more oxidizing agents selective to titanium nitride. In either solution, i.e., etchant or oxidizing solution, the buffer contains one or more buffering agents. Titanium nitride layers planarized in accordance with the invention may be utilized in the production of integrated circuits, and various apparatus utilizing such integrated circuits.
    Type: Grant
    Filed: April 4, 2002
    Date of Patent: February 14, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Dinesh Chopra, Gundu Sabde
  • Publication number: 20060009136
    Abstract: Titanium nitride layers planarized may be utilized in the production of integrated circuits, and various apparatus utilizing such integrated circuits. Planarizing solutions may be used for removing titanium nitride from the surface of a substrate using a fixed-abrasive planarizing pad. The planarizing solutions take the form of an etchant solution or an oxidizing solution. The etchant solutions are aqueous solutions containing an etchant and a buffer. The etchant contains one or more etching agents selective to titanium nitride. The oxidizing solutions are aqueous solutions containing an oxidizer and a buffer. The oxidizer contains one or more oxidizing agents selective to titanium nitride. In either solution, i.e., etchant or oxidizing solution, the buffer contains one or more buffering agents.
    Type: Application
    Filed: August 30, 2005
    Publication date: January 12, 2006
    Inventors: Dinesh Chopra, Gundu Sabde
  • Publication number: 20060003675
    Abstract: Titanium nitride layers planarized may be utilized in the production of integrated circuits, and various apparatus utilizing such integrated circuits. Planarizing solutions may be used for removing titanium nitride from the surface of a substrate using a fixed-abrasive planarizing pad. The planarizing solutions take the form of an etchant solution or an oxidizing solution. The etchant solutions are aqueous solutions containing an etchant and a buffer. The etchant contains one or more etching agents selective to titanium nitride. The oxidizing solutions are aqueous solutions containing an oxidizer and a buffer. The oxidizer contains one or more oxidizing agents selective to titanium nitride. In either solution, i.e., etchant or oxidizing solution, the buffer contains one or more buffering agents.
    Type: Application
    Filed: August 30, 2005
    Publication date: January 5, 2006
    Inventors: Dinesh Chopra, Gundu Sabde