Patents by Inventor Gil I. Winograd

Gil I. Winograd has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100185890
    Abstract: The present invention relates to a system and method for processing the read and write operations in a memory architecture. The system processing the read and write operations includes at least one local memory block and a synchronously controlled global controller coupled to the local memory block and adapted to extend the high portion of a clock pulse. The method for processing the read and write operations includes skewing a clock pulse using at least one word line interfacing with the global controller.
    Type: Application
    Filed: March 30, 2010
    Publication date: July 22, 2010
    Inventors: Ali Anvar, Gil I. Winograd, Esin Terzioglu
  • Patent number: 7751225
    Abstract: In one embodiment, a read-only memory (ROM) is provided that includes: a plurality of word lines; a plurality of bit lines; a plurality of memory cell transistors arranged in rows corresponding to the word lines such that if a word line is asserted the corresponding memory cell transistors are conducting, the memory cell transistors also being arranged in columns corresponding to the bit lines; wherein each column of memory cell transistors is arranged into column groups, each column group including an access transistor coupled to the corresponding bit line, the remaining transistors in the column group being coupled in series from the access transistor to a last transistor in the column group, the last transistor in the column group being coupled to a voltage node.
    Type: Grant
    Filed: January 18, 2008
    Date of Patent: July 6, 2010
    Assignee: Novelics, LLC
    Inventors: Gil I. Winograd, Morteza Cyrus Afghahi, Esin Terzioglu
  • Patent number: 7738308
    Abstract: In one embodiment, a memory includes a row and/or column redundancy architecture that uses binary cells to indicate whether a given row or column of memory cells is faulty. The binary cell is adapted to store a “repair true” signal in response to a conventional access to the corresponding row or column and also the assertion of a set signal.
    Type: Grant
    Filed: January 18, 2008
    Date of Patent: June 15, 2010
    Assignee: Novelies, LLC
    Inventors: Morteza Cyrus Afghahi, Esin Terzioglu, Gil I. Winograd
  • Patent number: 7738314
    Abstract: In one embodiment, a decoder for decoding an address having a plurality of bits ranging from a first address bit a1 to a last address bit aN, each address bit being either true or false is provided that includes: a pre-charge circuit adapted to pre-charge a dynamic NOR node and a dynamic OR node and then allow the pre-charged dynamic NOR node and pre-charged dynamic OR node to float; a plurality of switches coupled between the dynamic NOR node and ground, each switch corresponding uniquely to the address bits such that the switches range from a first switch corresponding to a1 to an nth switch corresponding to aN, wherein any switch corresponding to a true address bit is configured to turn on only if its corresponding address bit is false, and wherein any switch corresponding to a false address bit is configured to turn on only if its corresponding address bit is true; a (n+1)th switch coupling the dynamic OR node to ground, the (n+1)th switch being controlled such that it turns on if the dynamic OR node is c
    Type: Grant
    Filed: April 23, 2008
    Date of Patent: June 15, 2010
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Andreas Gotterba
  • Patent number: 7728621
    Abstract: In one embodiment, a method of leakage control for a memory having an array of memory cells arranged into a plurality of sub-arrays is provided wherein each sub-array has a sleep mode of operation controlled by a sleep signal in which stored data is lost, and wherein each sub-array asserts a local clock if the sub-array is addressed. The method includes the act of asserting a sleep signal while addressing a given one of the sub-arrays such that only the given one of the sub-arrays is placed into the sleep mode.
    Type: Grant
    Filed: June 23, 2008
    Date of Patent: June 1, 2010
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Patent number: 7719920
    Abstract: The present invention relates to a system and method for processing the read and write operations in a memory architecture. The system processing the read and write operations includes at least one local memory block and a synchronously controlled global controller coupled to the local memory block and adapted to extend the high portion of a clock pulse. The method for processing the read and write operations includes skewing a clock pulse using at least one word line interfacing with the global controller.
    Type: Grant
    Filed: June 21, 2007
    Date of Patent: May 18, 2010
    Assignee: Broadcom Corporation
    Inventors: Ali Anvar, Gil I. Winograd, Esin Terzioglu
  • Patent number: 7715262
    Abstract: In one embodiment, a hybrid DRAM is provided that includes: a sense amplifier including a differential amplifier and regenerative latch, wherein the differential amplifier and regenerative latch are constructed using core transistors that have a relatively thin gate oxide; and a plurality of memory cells coupled to the sense amplifier through a pair of bit lines, wherein each memory cell includes an access transistor coupled to a storage cell, the access transistor having a relatively thick gate oxide, whereby the storage capacitor is capable of being charged to a VIO power supply voltage that is greater than a VDD power supply voltage for the core transistors.
    Type: Grant
    Filed: June 27, 2008
    Date of Patent: May 11, 2010
    Assignee: Novelics, LLC
    Inventors: Morteza Cyrus Afghahi, Esin Terzioglu, Gil I. Winograd, Melinda L. Miller
  • Patent number: 7710755
    Abstract: In one embodiment, a dynamic random access memory (DRAM) is provided that includes: a plurality of memory cells arranged into rows and columns, wherein each memory cell comprises an access transistor coupled to a storage transistor, each access transistor being arranged in a rectangular shape having a length greater than a width, the length being aligned with a corresponding column, the access transistor coupling to a storage transistor having a width greater than the width of the rectangular shape, the access transistor having a length aligned with a corresponding row such that each memory cell is L-shaped, and wherein the L-shaped memory cells in each column are staggered with respect to neighboring columns such that the L-shaped memory cells in a given column are interlocked with the L-shaped memory cells in an adjacent column.
    Type: Grant
    Filed: January 24, 2008
    Date of Patent: May 4, 2010
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20090316512
    Abstract: The present invention relates to a system and method for providing redundancy in a hierarchically memory, by replacing small blocks in such memory. The present invention provides such redundancy (i.e., replaces such small blocks) by either shifting predecoded lines or using a modified shifting predecoder circuit in the local predecoder block. In one embodiment, the hierarchal memory structure includes at least one active predecoder adapted to be shifted out of use; and at least one redundant predecoder adapted to be shifted in to use.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 24, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd, Cyrus Afghahi
  • Patent number: 7612583
    Abstract: In one embodiment, an exclusive-OR (XOR) calculation circuit configured to XOR a plurality of N input signals ranging from a first signal to an Nth signal is provided.
    Type: Grant
    Filed: June 2, 2008
    Date of Patent: November 3, 2009
    Assignee: Novelics, LLC
    Inventor: Gil I. Winograd
  • Publication number: 20090230990
    Abstract: The present invention relates to a system and method for increasing the manufacturing yield of a plurality of memory cells used in cell arrays. A programmable fuse, having both hardware and software elements, is used with the plurality of memory cells to indicate that at least one memory cell is unusable and should be shifted out of operation. The software programmable element includes a programmable register adapted to shift in an appropriate value indicating that at least one of the memory cells is flawed. The hardware element includes a fuse gated with the programmable register. Shifting is indicated either by software programmable fuse or hard fuse. Soft fuse registers may be chained together forming a shift register.
    Type: Application
    Filed: May 12, 2009
    Publication date: September 17, 2009
    Applicant: BROADCOM CORPORATION
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20090190425
    Abstract: A memory is provided that practices global read line sharing by including: a global read line, the memory being adapted to be pre-charge the global read line prior to a read operation; an I/O circuit to receive the global read line; and a plurality of sense amplifiers, each sense amplifier being multiplexed with respect to the global read line such that only a selected one of the sense amplifiers in the plurality is activated during a read operation to determine a bit decision, the memory being adapted to discharge the pre-charged global read line if the bit decision from the activated sense amplifier equals one, the pre-charged global read line thereby staying pre-charged if the bit decision from the activated sense amplifier equals zero.
    Type: Application
    Filed: October 24, 2008
    Publication date: July 30, 2009
    Applicant: Novelics, LLC
    Inventors: Gil I. Winograd, Andreas Gotterba, Esin Terzioglu
  • Publication number: 20090189685
    Abstract: In one embodiment, a leakage reduction circuit is provided that includes: a virtual power supply node; a first PMOS transistor coupled between the virtual power supply node and a power supply node; a second PMOS transistor having a source coupled to the power supply node; and a native NMOS transistor coupled between a drain of the second PMOS transistor and the virtual power supply node, the native NMOS transistor having a gate driven by the power supply node.
    Type: Application
    Filed: December 1, 2008
    Publication date: July 30, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20090190389
    Abstract: In one embodiment, a multi-port SRAM is provided that comprises: a single input port and output port 6-T SRAM; and a multi-port control block circuit that includes: a plurality of input registers corresponding to a plurality of input ports to register corresponding input signals; an input multiplexer to select from the input registers to provide a selected input signal to the 6-T SRAM's single input port; a plurality of output registers corresponding to a plurality of output ports to register corresponding output signals; and an output de-multiplexer to select from the output registers to provide an output signal from the 6-T SRAM's single output port to the selected output register.
    Type: Application
    Filed: October 24, 2008
    Publication date: July 30, 2009
    Applicant: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Andreas Gotterba
  • Patent number: 7567482
    Abstract: The present invention relates to a system and method for providing redundancy in a hierarchically memory, by replacing small blocks in such memory. The present invention provides such redundancy (i.e., replaces such small blocks) by either shifting predecoded lines or using a modified shifting predecoder circuit in the local predecoder block. In one embodiment, the hierarchal memory structure includes at least one active predecoder adapted to be shifted out of use; and at least one redundant predecoder adapted to be shifted in to use.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: July 28, 2009
    Assignee: Broadcom Corporation
    Inventors: Esin Terzioglu, Gil I. Winograd, Cyrus Afghahi
  • Patent number: 7554870
    Abstract: In one embodiment, a dynamic random access memory (DRAM) is provided that includes: a plurality of rows of memory cells, each of the memory cell rows being arranged into columns, wherein each of the memory cell rows is crossed by a row of four word lines, and wherein each of the columns is crossed by a bit line; a plurality of sense amplifiers corresponding to the bit lines such that a single sense amplifier corresponds to every four bit lines; and a plurality of 4:1 multiplexers corresponding to the plurality of sense amplifiers, each 4:1 multiplexer coupling its corresponding sense amplifier to its corresponding four bit lines.
    Type: Grant
    Filed: January 24, 2008
    Date of Patent: June 30, 2009
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20090109778
    Abstract: In one embodiment, a sense amplifier for sensing a binary state of a memory cell coupled to a bit line and a complementary bit line and for writing a binary state into the memory cell is provided.
    Type: Application
    Filed: April 23, 2008
    Publication date: April 30, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20090109766
    Abstract: In one embodiment, a memory includes: an array of memory cells arranged according to word lines and columns, each column corresponding to bit lines; a sense amplifier adapted to couple to the bit lines to sense a binary content of selected cells from the array of memory cells, the sense amplifier sensing the binary content responsive to a sense command; an x-decoder configured to assert a selected one of the word lines in response to decoding an address as triggered by a clock edge, wherein the assertion of the selected word line switches on corresponding access transistors to develop voltages on the bit lines; and a bit line replica circuit adapted to replicate the development of the bit lines, the bit line replica circuit including a replica access transistor coupled between a replica bit line and a replica memory cell wherein the replica access transistor is switched on responsive to the clock edge such that the replica memory cell pulls the replica bit line to ground, the bit line replica circuit also inc
    Type: Application
    Filed: April 23, 2008
    Publication date: April 30, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20090109772
    Abstract: In one embodiment, a random access memory (RAM) is provided that includes: an array of memory cells arranged in rows corresponding to word lines, the memory cells also being arranged in columns corresponding to bit lines; a local clock source that asserts a local clock in response to an assertion of an external clock; a plurality of x-decoders, each x-decoder adapted to assert a corresponding one of the word lines in response to a decoding of an appropriate address, wherein the assertion of a word line couples a corresponding row of the memory cells to their bit lines such that the bit lines are developed with corresponding voltages; and a plurality of sense amplifiers adapted to sense the voltage developments of the bit lines so as to determine a binary content of the memory cells, wherein the local clock source is triggered to de-assert the local clock independently of whether the external clock has been de-asserted.
    Type: Application
    Filed: February 14, 2008
    Publication date: April 30, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd, Andreas Gotterba, Gregory Long
  • Publication number: 20090109789
    Abstract: In one embodiment, a decoder for decoding an address having a plurality of bits ranging from a first address bit a1 to a last address bit aN, each address bit being either true or false is provided that includes: a pre-charge circuit adapted to pre-charge a dynamic NOR node and a dynamic OR node and then allow the pre-charged dynamic NOR node and pre-charged dynamic OR node to float; a plurality of switches coupled between the dynamic NOR node and ground, each switch corresponding uniquely to the address bits such that the switches range from a first switch corresponding to a1 to an nth switch corresponding to aN, wherein any switch corresponding to a true address bit is configured to turn on only if its corresponding address bit is false, and wherein any switch corresponding to a false address bit is configured to turn on only if its corresponding address bit is true; a (n+1)th switch coupling the dynamic OR node to ground, the (n+1)th switch being controlled such that it turns on if the dynamic OR node is c
    Type: Application
    Filed: April 23, 2008
    Publication date: April 30, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd, Andreas Gotterba