Patents by Inventor Gil I. Winograd

Gil I. Winograd has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7508694
    Abstract: A one-time-programmable memory cell uses two complementary antifuses that are programmed in a complementary fashion such that only one of the two complementary antifuses is stressed by a programming voltage. The programming voltage stress one a particular one of the complementary antifuses indicates a logical state of the memory cell. For example, a logical high state may correspond to a first one of the complementary antifuses being stressed whereas a logical low state may correspond to the stressing of the remaining one of the complementary antifuses.
    Type: Grant
    Filed: May 11, 2007
    Date of Patent: March 24, 2009
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Patent number: 7498838
    Abstract: The present invention relates to a system and method for increasing the manufacturing yield of a plurality of memory cells used in cell arrays. A programmable fuse, having both hardware and software elements, is used with the plurality of memory cells to indicate that at least one memory cell is unusable and should be shifted out of operation. The software programmable element includes a programmable register adapted to shift in an appropriate value indicating that at least one of the memory cells is flawed. The hardware element includes a fuse gated with the programmable register. Shifting is indicated either by software programmable fuse or hard fuse. Soft fuse registers may be chained together forming a shift register.
    Type: Grant
    Filed: June 6, 2006
    Date of Patent: March 3, 2009
    Assignee: Broadcom Corporation
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20090010041
    Abstract: In one embodiment, a hybrid DRAM is provided that includes: a sense amplifier including a differential amplifier and regenerative latch, wherein the differential amplifier and regenerative latch are constructed using core transistors that have a relatively thin gate oxide; and a plurality of memory cells coupled to the sense amplifier through a pair of bit lines, wherein each memory cell includes an access transistor coupled to a storage cell, the access transistor having a relatively thick gate oxide, whereby the storage capacitor is capable of being charged to a VIO power supply voltage that is greater than a VDD power supply voltage for the core transistors.
    Type: Application
    Filed: June 27, 2008
    Publication date: January 8, 2009
    Inventors: Morteza Cyrus Afghahi, Esin Terzioglu, Gil I. Winograd, Melinda L. Miller
  • Publication number: 20090003113
    Abstract: In one embodiment, a method of leakage control for a memory having an array of memory cells arranged into a plurality of sub-arrays is provided wherein each sub-array has a sleep mode of operation controlled by a sleep signal in which stored data is lost, and wherein each sub-array asserts a local clock if the sub-array is addressed. The method includes the act of asserting a sleep signal while addressing a given one of the sub-arrays such that only the given one of the sub-arrays is placed into the sleep mode.
    Type: Application
    Filed: June 23, 2008
    Publication date: January 1, 2009
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Publication number: 20080297197
    Abstract: In one embodiment, an exclusive-OR (XOR) calculation circuit configured to XOR a plurality of N input signals ranging from a first signal to an Nth signal is provided.
    Type: Application
    Filed: June 2, 2008
    Publication date: December 4, 2008
    Inventor: Gil I. Winograd
  • Publication number: 20080291728
    Abstract: A non-volatile memory cell is provided that includes: a substrate including diffusion regions for a read-out transistor; a capacitor formed in a poly-silicon layer adjacent the substrate, the capacitor including a floating gate for the read-out transistor and a control gate, the floating gate and the control gate each having finger extensions, the finger extensions from the floating gate interdigitating with the finger extensions from the control gate; and a programming line coupled to the control gate.
    Type: Application
    Filed: April 24, 2008
    Publication date: November 27, 2008
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20080266992
    Abstract: In one embodiment, a hybrid DRAM is provided that includes: a sense amplifier including a differential amplifier and regenerative latch, wherein the differential amplifier and regenerative latch are constructed using core transistors; and a plurality of memory cells coupled to the sense amplifier through a pair of bit lines, wherein the memory cells are constructed using I/O transistors.
    Type: Application
    Filed: August 27, 2007
    Publication date: October 30, 2008
    Inventors: Esin Terzioglu, Gil I. Winograd, Melinda L. Miller
  • Publication number: 20080266935
    Abstract: In one embodiment, a DRAM is provided that includes a plurality of memory cells, each memory cell including an access transistor and a storage capacitor, wherein the storage capacitor includes a first node coupled to the access transistor and a second node isolated from the first node, the second node comprising signal-bearing metal conductors.
    Type: Application
    Filed: August 27, 2007
    Publication date: October 30, 2008
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20080259705
    Abstract: The present invention relates to a system and method for increasing the manufacturing yield of a plurality of memory cells used in cell arrays. A programmable fuse, having both hardware and software elements, is used with the plurality of memory cells to indicate that at least one memory cell is unusable and should be shifted out of operation. The software programmable element includes a programmable register adapted to shift in an appropriate value indicating that at least one of the memory cells is flawed. The hardware element includes a fuse gated with the programmable register. Shifting is indicated either by software programmable fuse or hard fuse. Soft fuse registers may be chained together forming a shift register.
    Type: Application
    Filed: May 19, 2008
    Publication date: October 23, 2008
    Applicant: BROADCOM CORPORATION
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Patent number: 7440311
    Abstract: A non-volatile memory cell includes a floating gate transistor having a floating gate coupled to a metal layer capacitor defined in one or more metal layers. Within each metal layer, the metal layer capacitor includes a first plate coupled to the floating gate and a second plate separated from the first plate by a fringe capacitance junction.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: October 21, 2008
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20080225568
    Abstract: In one embodiment, a read-only memory (ROM) is provided that includes: a plurality of word lines; a plurality of bit lines; a plurality of memory cell transistors arranged in rows corresponding to the word lines such that if a word line is asserted the corresponding memory cell transistors are conducting, the memory cell transistors also being arranged in columns corresponding to the bit lines; wherein each column of memory cell transistors is arranged into column groups, each column group including an access transistor coupled to the corresponding bit line, the remaining transistors in the column group being coupled in series from the access transistor to a last transistor in the column group, the last transistor in the column group being coupled to a voltage node.
    Type: Application
    Filed: January 18, 2008
    Publication date: September 18, 2008
    Inventors: Gil I. Winograd, Morteza Cyrus Afghahi, Esin Terzioglu
  • Publication number: 20080225613
    Abstract: In one embodiment, a memory includes a row and/or column redundancy architecture that uses binary cells to indicate whether a given row or column of memory cells is faulty. The binary cell is adapted to store a “repair true” signal in response to a conventional access to the corresponding row or column and also the assertion of a set signal.
    Type: Application
    Filed: January 18, 2008
    Publication date: September 18, 2008
    Inventors: Morteza Cyrus Afghahi, Esin Terzioglu, Gil I. Winograd
  • Publication number: 20080224729
    Abstract: In one embodiment, NMOS transistors have their source coupled to a common source node such that the NMOS transistors conduct a leakage current if the common source node is grounded. To reduce this leakage current, the common source node is raised in potential. Similarly, PMOS transistors have their source coupled to a common source node such that the PMOS transistors conduct a leakage current if the common source node is charged to a power supply voltage VDD. To reduce this leakage current, the common source node is lowered in potential.
    Type: Application
    Filed: September 18, 2007
    Publication date: September 18, 2008
    Inventors: Morteza Afghahi, Esin Terzioglu, Gil I. Winograd
  • Patent number: 7414873
    Abstract: A CAM cell is provided that includes: an SRAM cell adapted to store a bit; a data line adapted to provide a corresponding comparand bit; an XOR gate adapted to XOR the stored bit and the comparand bit to provide an XOR output, and a switch adapted to close in response to the XOR output.
    Type: Grant
    Filed: January 25, 2008
    Date of Patent: August 19, 2008
    Assignee: Novelics, LLC
    Inventors: Gil I. Winograd, Esin Terzioglu, Morteza Cyrus Afghahi
  • Patent number: 7411847
    Abstract: The present invention relates to a system and method for applying a stress to a hierarchical memory structure in parallel, testing the memory structure for weak defects. The present invention includes writing a logic 0 into all the memory cells in a memory structure. All the high address predecoded lines and alternating predecoded lines for the lowest address are enabled. A voltage drop between neighboring wordlines and bitlines is affected. A logic I is written into all the memory cells in the memory structure. An opposite voltage polarity is caused on the bitlines due to the logic 1 in the memory cells. A reverse voltage polarity stress is achieved on the wordlines by flipping the state of the lowest predecoded line (i.e., by changing the input address corresponding to that line.
    Type: Grant
    Filed: January 24, 2005
    Date of Patent: August 12, 2008
    Assignee: Broadcom Corporation
    Inventors: Esin Terzioglu, Gil I. Winograd
  • Patent number: 7400520
    Abstract: In one embodiment, a CAM is provided that includes; a plurality of memory cells grouped to store a word, wherein the memory cells are organized into a plurality of ripple groups, each ripple group including a complex logic gate configured to determine whether a stored content for the ripple group's memory cells matches a corresponding portion of a comparand word if an enable input for the ripple group is asserted, each complex logic gate asserting an output if the determination indicates a match, the ripple groups being arranged from a first ripple group to a last ripple group such that the output from the first ripple group's complex logic gate functions as the enable input for a second ripple group's complex logic gate and so on such that an output from a next-to-last ripple group's complex logic gate functions as the enable input for the last ripple group's complex logic gate.
    Type: Grant
    Filed: May 10, 2006
    Date of Patent: July 15, 2008
    Assignee: Norvelics, LLC
    Inventors: Gil I. Winograd, Esin Terzioglu, Morteza Cyrus Afghahi
  • Publication number: 20080137390
    Abstract: In one embodiment, a dynamic random access memory (DRAM) is provided that includes: a plurality of rows of memory cells, each of the memory cell rows being arranged into columns, wherein each of the memory cell rows is crossed by a row of four word lines, and wherein each of the columns is crossed by a bit line; a plurality of sense amplifiers corresponding to the bit lines such that a single sense amplifier corresponds to every four bit lines; and a plurality of 4:1 multiplexers corresponding to the plurality of sense amplifiers, each 4:1 multiplexer coupling its corresponding sense amplifier to its corresponding four bit lines.
    Type: Application
    Filed: January 24, 2008
    Publication date: June 12, 2008
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20080137391
    Abstract: In one embodiment, a dynamic random access memory (DRAM) is provided that includes: a plurality of memory cells arranged into rows and columns, wherein each memory cell comprises an access transistor coupled to a storage transistor, each access transistor being arranged in a rectangular shape having a length greater than a width, the length being aligned with a corresponding column, the access transistor coupling to a storage transistor having a width greater than the width of the rectangular shape, the access transistor having a length aligned with a corresponding row such that each memory cell is L-shaped, and wherein the L-shaped memory cells in each column are staggered with respect to neighboring columns such that the L-shaped memory cells in a given column are interlocked with the L-shaped memory cells in an adjacent column.
    Type: Application
    Filed: January 24, 2008
    Publication date: June 12, 2008
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi
  • Publication number: 20080137387
    Abstract: In one embodiment, a CAM cell is provided that includes: an SRAM cell adapted to store a bit; a data line adapted to provide a corresponding comparand bit; an XOR gate adapted to XOR the stored bit and the comparand bit to provide an XOR output, and a switch adapted to close in response to the XOR output.
    Type: Application
    Filed: January 25, 2008
    Publication date: June 12, 2008
    Inventors: Gil I. Winograd, Esin Terzioglu, Morteza Cyrus Afghahi
  • Patent number: 7366046
    Abstract: In one embodiment, a sense amplifier includes: a differential amplifier adapted to amplify a voltage difference between a pair of bit lines; and a self-bias generation circuit adapted to reduce an offset bias in the differential amplifier with regard to the amplification of the voltage difference between the pair of bit lines.
    Type: Grant
    Filed: March 7, 2006
    Date of Patent: April 29, 2008
    Assignee: Novelics, LLC
    Inventors: Esin Terzioglu, Gil I. Winograd, Morteza Cyrus Afghahi