Patents by Inventor He Ren

He Ren has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210233770
    Abstract: A method of forming an interconnect structure for semiconductor devices is described. The method comprises depositing an etch stop layer on a substrate by physical vapor deposition followed by in situ deposition of a metal layer on the etch stop layer. The in situ deposition comprises flowing a plasma processing gas into the chamber and exciting the plasma processing gas into a plasma to deposit the metal layer on the etch stop layer on the substrate. The substrate is continuously under vacuum and is not exposed to ambient air during the deposition processes.
    Type: Application
    Filed: January 24, 2020
    Publication date: July 29, 2021
    Applicant: Applied Materials, Inc.
    Inventors: He Ren, Hao Jiang, Mehul Naik, Wenting Hou, Jianxin Lei, Chen Gong, Yong Cao
  • Publication number: 20210233113
    Abstract: Herein are techniques for content delivery pacing based on multidimensional forecasting. In an embodiment, a computer receives, for a content delivery campaign, targeting criteria and a resource usage limit of a limited resource. Entities that match the targeting criteria are identified for which content of the delivery campaign may have increased relevance. For each matching entity, a forecast of requests that might originate from the entity during each of a series of time intervals is generated to predict opportunities to deliver the content of the campaign. The forecasts of the matching entities can be combined to generate a combined forecast of requests for the targeting criteria. The computer generates, based on the combined forecast and the resource usage limit for the content delivery campaign, and stores for future use a fulfilment schedule that specifies amounts of requests to fulfill during the series of time intervals.
    Type: Application
    Filed: January 28, 2020
    Publication date: July 29, 2021
    Inventors: He Ren, Sudhanshu Garg, Vaijayanth Raghavan, Yue Huang, Christopher D. Erbach, Shaunak Shatmanyu
  • Publication number: 20210233765
    Abstract: Embodiments of the present disclosure generally relate to methods of cleaning a structure and methods of depositing a capping layer in a structure. The method of cleaning a structure includes suppling a cleaning gas, including a first gas including nitrogen (N) and a second gas including fluorine (F), to a bottom surface of a structure. The cleaning gas removes unwanted metal oxide and etch residue from the bottom surface of the structure. The method of depositing a capping layer includes depositing the capping layer over the bottom surface of the structure. The methods described herein reduce the amount of unwanted metal oxides and residue, which improves adhesion of deposited capping layers.
    Type: Application
    Filed: January 20, 2021
    Publication date: July 29, 2021
    Inventors: Naomi YOSHIDA, He REN, Hao JIANG, Chenfei SHEN, Chi-Chou LIN, Hao CHEN, Xuesong LU, Mehul B. NAIK
  • Patent number: 11062942
    Abstract: Methods of etching a metal layer and a metal-containing barrier layer to a predetermined depth are described. In some embodiments, the metal layer and metal-containing barrier layer are formed on a substrate with a first dielectric and a second dielectric thereon. The metal layer and the metal-containing barrier layer formed within a feature in the first dielectric and the second dielectric. In some embodiments, the metal layer and metal-containing barrier layer can be sequentially etched from a feature formed in a dielectric material. In some embodiments, the sidewalls of the feature formed in a dielectric material are passivated to change the adhesion properties of the dielectric material.
    Type: Grant
    Filed: December 10, 2018
    Date of Patent: July 13, 2021
    Assignee: Micromaterials LLC
    Inventors: He Ren, Amrita B. Mullick, Regina Freed, Mehul Naik, Uday Mitra
  • Patent number: 11037825
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. Some embodiments of the disclosure utilize a cap layer to protect an insulating layer in order to minimize bowing of the side walls during metal recess in a fully self-aligned via. The cap layer can be selectively removed, thus increasing the aspect ratio, by exposing the substrate to a hot phosphoric acid solution.
    Type: Grant
    Filed: August 25, 2020
    Date of Patent: June 15, 2021
    Assignee: Micromaterials LLC
    Inventors: Amrita B. Mullick, Madhur Sachan, He Ren, Swaminathan Srinivasan, Regina Freed, Uday Mitra
  • Publication number: 20210125864
    Abstract: A method of forming an interconnect structure for semiconductor devices is described. The method comprises etching a patterned interconnect stack for form first conductive lines and expose a top surface of a first etch stop layer; etching the first etch stop layer to form second conductive lines and expose a top surface of a barrier layer; and forming a self-aligned via.
    Type: Application
    Filed: October 24, 2019
    Publication date: April 29, 2021
    Inventors: Hao Jiang, Chi Lu, He Ren, Chi-I Lang, Ho-yung David Hwang, Mehul Naik
  • Publication number: 20210104434
    Abstract: Methods and apparatus for lowering resistivity of a metal line, including: depositing a first metal layer atop a second metal layer to under conditions sufficient to increase a grain size of a metal of the first metal layer; etching the first metal layer to form a metal line with a first line edge roughness and to expose a portion of the second metal layer; removing impurities from the metal line by a hydrogen treatment process; and annealing the metal line at a pressure between 760 Torr and 76,000 Torr to reduce the first line edge roughness.
    Type: Application
    Filed: October 6, 2019
    Publication date: April 8, 2021
    Inventors: He Ren, Hao Jiang, Mehul Naik, Srinivas D. Nemani, Ellie Yieh
  • Publication number: 20210090952
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. A first metallization layer comprises a set of first conductive lines extending along a first direction on a first insulating layer on a substrate, the set of first conductive lines recessed below a top portion of the first insulating layer. A capping layer is on the first insulating layer, and a second insulating layer is on the capping layer. A second metallization layer comprises a set of second conductive lines on the second insulating layer and on a third insulating layer above the first metallization layer. The set of second conductive lines extend along a second direction that crosses the first direction at an angle. At least one via is between the first metallization layer and the second metallization layer. The via is self-aligned along the second direction to one of the first conductive lines. The tapering angle of the via opening may be in a range of from about 60° to about 120°.
    Type: Application
    Filed: September 14, 2020
    Publication date: March 25, 2021
    Applicant: Micromaterials LLC
    Inventors: Regina Freed, Madhur Sachan, Susmit Singha Roy, Gabriela Alva, Ho-yung David Hwang, Uday Mitra, El Mehdi Bazizi, Angada Bangalore Sachid, He Ren, Sushant Mittal
  • Patent number: 10957533
    Abstract: Embodiments of the present disclosure provide methods and apparatus for forming and patterning features in a film stack disposed on a substrate. In one embodiment, a method for patterning a conductive layer on a substrate includes supplying a gas mixture comprising a chlorine containing gas at a first flow rate to etch a first conductive layer disposed on the substrate, lowing the chlorine containing gas in the first gas mixture to a second flow rate lower than the first flow rate to continue etching the first conductive layer, and increasing the chlorine containing gas in the first gas mixture to a third flow rate greater than the second flow rate to remove the first conductive layer from the substrate.
    Type: Grant
    Filed: October 17, 2019
    Date of Patent: March 23, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Hao Jiang, He Ren, Hao Chen, Mehul B. Naik
  • Publication number: 20210074583
    Abstract: Embodiments of the present disclosure generally relate an interconnect structure formed on a substrate and a method of forming the interconnect structure thereon. In one embodiment, a method of forming an interconnect structure includes forming an opening comprising a via and a trench in an insulating structure formed on a substrate, forming a first passivation layer in the opening, removing a portion of the first passivation layer from the opening, and selectively depositing a first metal containing material in the via.
    Type: Application
    Filed: September 5, 2019
    Publication date: March 11, 2021
    Inventors: Shi YOU, He REN, Mehul B. NAIK
  • Publication number: 20210066064
    Abstract: Methods and apparatus for cleaning a contaminated metal surface on a substrate, including: exposing a substrate including a dielectric surface and a metal surface including metal nitride residues and metal carbide residues to a process gas including an oxidizing agent to form a substrate including a dielectric surface and a metal surface including metal oxides residues; and exposing a substrate including a dielectric surface and a metal surface including metal oxides residues to a process gas including a reducing agent to form a substrate including a dielectric surface and a substantially pure metal surface.
    Type: Application
    Filed: August 27, 2020
    Publication date: March 4, 2021
    Inventors: He REN, Shi YOU, Hao JIANG, Raymond HUNG, Mehul NAIK, Chentsau Chris YING, Mang-Mang LING, Lin DONG
  • Patent number: 10916433
    Abstract: Methods for forming low resistivity metal silicide interconnects using one or a combination of a physical vapor deposition (PVD) process and an anneal process are described herein. In one embodiment, a method of forming a plurality of wire interconnects includes flowing a sputtering gas into a processing volume of a processing chamber, applying a power to a target disposed in the processing volume, forming a plasma in a region proximate to the sputtering surface of the target, and depositing the metal and silicon layer on the surface of the substrate. Herein, the first target comprises a metal silicon alloy and a sputtering surface thereof is angled with respect to a surface of the substrate at between about 10° and about 50°.
    Type: Grant
    Filed: March 27, 2019
    Date of Patent: February 9, 2021
    Assignee: APPLIED MATERIALS, INC.
    Inventors: He Ren, Maximillian Clemons, Mei-Yee Shek, Minrui Yu, Bencherki Mebarki, Mehul B. Naik, Chentsau Ying, Srinivas D. Nemani
  • Publication number: 20200388533
    Abstract: Methods and apparatus for an interconnect formed on a substrate and a method of forming the interconnect thereon. In embodiments, the methods include etching through a hard mask disposed atop a low-k dielectric layer to form a via through the low-k dielectric layer and expose a conductive surface; contacting the conductive surface with dilute hydrofluoric acid to remove contaminants therefrom; removing the hard mask disposed atop the low-k dielectric layer; and applying a remote hydrogen plasma to the conductive surface to form an exposed portion of the conductive surface.
    Type: Application
    Filed: June 7, 2019
    Publication date: December 10, 2020
    Inventors: SHI YOU, HE REN, MEHUL NAIK, YI XU, FENG CHEN
  • Publication number: 20200388535
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. Some embodiments of the disclosure utilize a cap layer to protect an insulating layer in order to minimize bowing of the side walls during metal recess in a fully self-aligned via. The cap layer can be selectively removed, thus increasing the aspect ratio, by exposing the substrate to a hot phosphoric acid solution.
    Type: Application
    Filed: August 25, 2020
    Publication date: December 10, 2020
    Applicant: Micromaterials LLC
    Inventors: Amrita B. Mullick, Madhur Sachan, He Ren, Swaminathan Srinivasan, Regina Freed, Uday Mitra
  • Publication number: 20200350206
    Abstract: Methods of forming fully aligned vias connecting two metal lines extending in two directions are described. The fully aligned via is aligned with the first metal line and the second metal line along both directions. A third metal layer is patterned on a top of a second metal layer in electrical contact with a first metal layer. The patterned third metal layer is misaligned from the top of the second metal layer. The second metal layer is recessed to expose sides of the second metal layer and remove portions not aligned sides of the third metal layer.
    Type: Application
    Filed: May 1, 2020
    Publication date: November 5, 2020
    Applicant: Applied Materials, Inc.
    Inventors: He Ren, Hao Jiang, Mehul Naik
  • Publication number: 20200350178
    Abstract: Exemplary methods of etching semiconductor substrates may include flowing a halogen-containing precursor into a processing region of a semiconductor processing chamber. The processing region may house a substrate having a conductive material and an overlying mask material. The conductive material may be characterized by a first surface in contact with the mask material, and the mask material may define an edge region of the conductive material. The methods may include contacting the edge region of the conductive material with the halogen-containing precursor and the oxygen-containing precursor. The methods may include etching in a first etching operation the edge region of the conductive material to a partial depth through the conductive material to produce a footing of conductive material protruding along the edge region of the conductive material. The methods may also include removing the footing of conductive material in a second etching operation.
    Type: Application
    Filed: June 15, 2020
    Publication date: November 5, 2020
    Inventors: He Ren, Jong Mun Kim, Maximillian Clemons, Minrui Yu, Mehul Naik, Chentsau Ying
  • Patent number: 10790191
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. Some embodiments of the disclosure utilize a cap layer to protect an insulating layer in order to minimize bowing of the side walls during metal recess in a fully self-aligned via. The cap layer can be selectively removed, thus increasing the aspect ratio, by exposing the substrate to a hot phosphoric acid solution.
    Type: Grant
    Filed: May 6, 2019
    Date of Patent: September 29, 2020
    Assignee: MICROMATERIALS LLC
    Inventors: Amrita B. Mullick, Madhur Sachan, He Ren, Swaminathan Srinivasan, Regina Freed, Uday Mitra
  • Publication number: 20200303250
    Abstract: The present disclosure generally relates to methods for processing of substrates, and more particularly relates to methods for forming a metal gapfill. In one implementation, the method includes forming a metal gapfill in an opening using a multi-step process. The multi-step process includes forming a first portion of the metal gapfill, performing a sputter process to form one or more layers on one or more side walls, and growing a second portion of the metal gapfill to fill the opening with the metal gapfill. The metal gapfill formed by the multi-step process is seamless, and the one or more layers formed on the one or more side walls seal any gaps or defects between the metal gapfill and the side walls. As a result, fluids utilized in subsequent processes do not diffuse through the metal gapfill.
    Type: Application
    Filed: February 27, 2020
    Publication date: September 24, 2020
    Inventors: Xi CEN, Feiyue MA, Kai WU, Yu LEI, Kazuya DAITO, Yi XU, Vikash BANTHIA, Mei CHANG, He REN, Raymond Hoiman HUNG, Yakuan YAO, Avgerinos V. GELATOS, David T. OR, Jing ZHOU, Guoqiang JIAN, Chi-Chou LIN, Yiming LAI, Jia YE, Jenn-Yue WANG
  • Patent number: 10727119
    Abstract: Interconnects and methods for forming interconnects are described and disclosed herein. The interconnect contains a stack formed on a substrate having a via and a trench formed therein, a first metal formed from a first material of a first type deposited in the via, and a second metal formed from a second material of a second type deposited in the trench.
    Type: Grant
    Filed: January 18, 2019
    Date of Patent: July 28, 2020
    Assignee: Applied Materials, Inc.
    Inventors: He Ren, Feiyue Ma, Yu Lei, Kai Wu, Mehul B. Naik, Zhiyuan Wu, Vikash Banthia, Hua Ai
  • Patent number: 10707122
    Abstract: In some embodiments, a method of forming an interconnect structure includes selectively depositing a barrier layer atop a substrate having one or more exposed metal surfaces and one or more exposed dielectric surfaces, wherein a thickness of the barrier layer atop the one or more exposed metal surfaces is greater than the thickness of the barrier layer atop the one or more exposed dielectric surfaces. In some embodiments, a method of forming an interconnect structure includes depositing an etch stop layer comprising aluminum atop a substrate via a physical vapor deposition process; and depositing a barrier layer atop the etch stop layer via a chemical vapor deposition process, wherein the substrate is transferred from a physical vapor deposition chamber after depositing the etch stop layer to a chemical vapor deposition chamber without exposing the substrate to atmosphere.
    Type: Grant
    Filed: September 24, 2018
    Date of Patent: July 7, 2020
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Sree Rangasai V. Kesapragada, Kevin Moraes, Srinivas Guggilla, He Ren, Mehul Naik, David Thompson, Weifeng Ye, Yana Cheng, Yong Cao, Xianmin Tang, Paul F. Ma, Deenesh Padhi