Patents by Inventor Hideyuki Nosaka

Hideyuki Nosaka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11171607
    Abstract: A source injection mixer includes an FET, an IF matching circuit between an IF port and a gate of the FET, and that matches impedance of the IF port and impedance of the gate as viewed from the IF port, a shorting stub of which one end is connected to a source of the FET and another end is grounded, and shorter than ¼ of an electric length at a frequency of LO signals, an LO matching circuit between an LO port and the source of the FET, and that matches impedance of the LO port and impedance of the source as viewed from the LO port, and an RF matching circuit between an RF port and a drain of the FET, and that matches impedance of the RF port and impedance of the drain as viewed from the RF port.
    Type: Grant
    Filed: February 21, 2019
    Date of Patent: November 9, 2021
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Hiroshi Hamada, Teruo Jo, Hideyuki Nosaka
  • Publication number: 20210320735
    Abstract: A signal generating device includes a digital signal processing unit, M sub DACs of which an analog bandwidth is fB, M being an integer equal to or greater than 2, a broadband analog signal generating unit configured to generate a broadband analog signal that includes a component of a frequency of (M-1)fB or more by using M analog signals output from the M sub DACs. The digital signal processing unit includes components for generating M original divided signals that correspond to signals obtained by dividing a desired output signal into M portions on a frequency axis and down-converting the portions to the baseband, components for generating M folded divided signals by folding back the M original divided signals on the frequency axis, and a 2M×M filter that takes the original divided signals and the folded divided signals as inputs and outputs M composite signals to be transmitted to the M sub DACs. The 2M×M filter can set a response function independently for each of 2M2 combinations of input and output.
    Type: Application
    Filed: June 24, 2019
    Publication date: October 14, 2021
    Inventors: Hiroshi Yamazaki, Munehiko Nagatani, Hideyuki Nosaka, Masanori Nakamura, Yutaka Miyamoto
  • Publication number: 20210320667
    Abstract: A wide-band analog input signal is converted into a digital output signal on the basis of a band division method without the need for filter circuits. An analog processing block Aj (j=2 to N, where N is an integer) down-converts an analog input signal Sx using a cutoff frequency fj-1 of a channel CHj-1 and A/D-converts an analog signal Saj acquired as a result. A digital processing block Bj doubles the signal strength of a first digital signal S1j acquired by Aj, subtracts a third digital signal S3j-1 of the channel CHj-1 from a second digital signal S2j acquired as a result, up-converts the acquired third digital signal S3j using the cutoff frequency fj-1, and outputs the result to an adder as a channel output signal Syj of a corresponding channel CHj.
    Type: Application
    Filed: August 21, 2019
    Publication date: October 14, 2021
    Inventors: Teruo Jo, Hiroshi Yamazaki, Munehiko Nagatani, Hiroshi Hamada, Hideyuki Nosaka
  • Publication number: 20210288846
    Abstract: An amplifier output from an amplifier to an SR latch is used as a feedback signal through a buffer. An adder having a combination of an addition unit and an xh block is provided within the amplifier and transmits a feedback signal (analog signal) generated from the feedback signal FBD (digital signal) by the xh block to the addition unit and adds it to an output from a latch block. In the amplifier, the operation for adding the output from the latch block and the feedback signal occurs during a latch operation in the latch block.
    Type: Application
    Filed: September 11, 2019
    Publication date: September 16, 2021
    Inventors: Il-Min Yi, Naoki Miura, Hiroyuki Fukuyama, Hideyuki Nosaka
  • Patent number: 11101772
    Abstract: A resistive mixer includes a LO matching circuit inserted between the gate of an FET and a LO terminal, a bias circuit that is connected to the gate and applies a bias voltage to the gate, an RF matching circuit inserted between the drain of the FET and an RF terminal, and an IF matching circuit inserted between the drain and an IF terminal. The source of the FET is grounded. The impedance of the RF matching circuit seen from the drain of the FET at an IF frequency is open-circuit, and the impedance of the IF matching circuit seen from the drain of the FET at an RF frequency is open-circuit.
    Type: Grant
    Filed: February 13, 2019
    Date of Patent: August 24, 2021
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Hiroshi Hamada, Teruo Jo, Hideyuki Nosaka
  • Publication number: 20210257979
    Abstract: In a distributed amplifier, a plurality of cascode amplifiers connected in parallel between an input side transmission line and an output side transmission line are provided, a transmission line is connected to an input terminal of an output transistor of each of the amplifiers, and a bias potential is applied from a bias circuit to the input terminal of the output transistor via the transmission line.
    Type: Application
    Filed: May 31, 2019
    Publication date: August 19, 2021
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Patent number: 11070219
    Abstract: A digital-to-analog converter includes a core circuit including a plurality of input terminals for multi-bit digital signals, an output terminal for an analog signal, a plurality of constant current sources, a plurality of switch circuits connected in series to respective constant current sources of the plurality of constant current sources, and a load resistor connected to the output terminal. The core circuit being configured to select whether or not to allow a current to flow through each of the plurality of switch circuits based on the multi-bit digital signals and output a voltage generated by allowing the current flowing through each of the plurality of switch circuits to flow through the load resistor from the output terminal as an analog signal.
    Type: Grant
    Filed: May 16, 2019
    Date of Patent: July 20, 2021
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20210216097
    Abstract: A clock generation circuit includes a mode-locked laser that generates an optical pulse, a photodiode that photoelectrically converts the optical pulse generated by the mode-locked laser, and a filter that attenuates at least one of a DC component and a harmonic component of the mode-locked laser included in an electric signal output from the photodiode.
    Type: Application
    Filed: April 17, 2019
    Publication date: July 15, 2021
    Inventors: Kenji Tanaka, Naoki Miura, Shinsuke Nakano, Hideyuki Nosaka
  • Patent number: 11056209
    Abstract: A track-and-hold circuit with a high sampling rate and reduced power consumption is provided. A track-and-hold circuit performing switching between a track mode in which a data signal that is equivalent to an input data signal is output and a hold mode in which a data signal which is input at a time of switching from the track mode to the hold mode is held and output, by using a clock signal, such that only the data signal in the hold mode is output, the track-and-hold circuit including: two sampling circuits configured to be connected in parallel to an input of the data signal and receive an in-phase data signal; a clock circuit configured to input a clock signal, which has a phase opposite to a phase of a clock signal input to one of the two sampling circuits, to the other of the two sampling circuits; and a multiplexer circuit configured to select and output a data output of either one of the two sampling circuits that is in the hold mode, by using the clock signal.
    Type: Grant
    Filed: March 4, 2019
    Date of Patent: July 6, 2021
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Hiroaki Katsurai, Naoki Miura, Hiroyuki Fukuyama, Hideyuki Nosaka
  • Publication number: 20210194523
    Abstract: A digital signal process unit includes a first cancel signal generation unit and a second cancel signal generation unit. The first cancel signal generation unit generates, as a first cancel signal component, a cancel signal component corresponding to an image signal included in an analog signal output from a mixer. The second cancel signal generation unit generates, as a second cancel signal component, a cancel signal component corresponding to a leakage signal generated between an input and output of the mixer. The digital signal process unit includes subtractors for subtracting the first cancel signal component and the second cancel signal component from a signal component corresponding to a frequency band divided from an input signal to obtain a digital signal.
    Type: Application
    Filed: April 22, 2019
    Publication date: June 24, 2021
    Inventors: Teruo Jo, Munehiko Nagatani, Hiroshi Hamada, Hiroyuki Fukuyama, Hideyuki Nosaka, Hiroshi Yamazaki
  • Publication number: 20210175874
    Abstract: A negative capacitance circuit is connected between a drain and a source of the mixer transistor. With this configuration, the negative capacitance circuit is connected in parallel to a parasitic capacitance generated between the drain and the source of the mixer transistor, and the parasitic capacitance can be canceled out in a wide band by the negative capacitance circuit connected in parallel.
    Type: Application
    Filed: April 8, 2019
    Publication date: June 10, 2021
    Inventors: Teruo Jo, Hiroshi Hamada, Hideyuki Nosaka
  • Publication number: 20210175706
    Abstract: A reception-side IC chip (1a) includes a pad (15) which is connected to a transmission line (2) which is outside the chip and has a characteristic impedance Z0 of 50 ?, a signal line (16), one end of which is connected to the pad (15), a reception-side input unit circuit (10) configured to receive a signal (S) transmitted from a transmission-side IC chip via the transmission line (2), a 50-? termination resistor (11), for impedance matching, which is connected between a predetermined voltage and the other end of the signal line (16) and is configured to terminate the transmission line (2), and a capacitor (12) inserted between a node (A) of the signal line (16) and the termination resistor (11) and an input terminal (In) of the reception-side input unit circuit (10). A DC-blocking circuit is formed by the capacitor (12).
    Type: Application
    Filed: December 13, 2018
    Publication date: June 10, 2021
    Inventors: Munehiko NAGATANI, Hideyuki NOSAKA, Shinsuke NAKANO
  • Publication number: 20210167786
    Abstract: A digital-to-analog converter includes a core circuit including a plurality of input terminals for multi-bit digital signals, an output terminal for an analog signal, a plurality of constant current sources, a plurality of switch circuits connected in series to respective constant current sources of the plurality of constant current sources, and a load resistor connected to the output terminal. The core circuit being configured to select whether or not to allow a current to flow through each of the plurality of switch circuits based on the multi-bit digital signals and output a voltage generated by allowing the current flowing through each of the plurality of switch circuits to flow through the load resistor from the output terminal as an analog signal.
    Type: Application
    Filed: May 16, 2019
    Publication date: June 3, 2021
    Inventors: Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20210111674
    Abstract: A source injection mixer includes an FET, an IF matching circuit between an IF port and a gate of the FET, and that matches impedance of the IF port and impedance of the gate as viewed from the IF port, a shorting stub of which one end is connected to a source of the FET and another end is grounded, and shorter than ¼ of an electric length at a frequency of LO signals, an LO matching circuit between an LO port and the source of the FET, and that matches impedance of the LO port and impedance of the source as viewed from the LO port, and an RF matching circuit between an RF port and a drain of the FET, and that matches impedance of the RF port and impedance of the drain as viewed from the RF port.
    Type: Application
    Filed: February 21, 2019
    Publication date: April 15, 2021
    Inventors: Hiroshi Hamada, Teruo Jo, Hideyuki Nosaka
  • Publication number: 20210091533
    Abstract: A CMOS inverter circuit is provided as a circuit to modulate a current flowing into a laser diode on the basis of a digital signal. An amplitude of a current flowing in a PMOSFET in the CMOS inverter circuit is made to contribute to an amplitude of the current flowing into the laser diode, to reduce an input amplitude.
    Type: Application
    Filed: February 22, 2019
    Publication date: March 25, 2021
    Inventors: Toshiki Kishi, Munehiko Nagatani, Shinsuke Nakano, Hideyuki Nosaka
  • Publication number: 20210050860
    Abstract: Provided is a track-and-hold circuit capable of reducing the power consumption of a differential amplifier circuit while preserving the broadband nature (without narrowing the bandwidth). In the track-and-hold circuit 1 including a differential amplifier circuit 10, a switch circuit 20, and a hold capacitor C21, the differential amplifier circuit 10 includes a first resistor R11 having one end connected to a collector electrode of a first transistor Q11 constituting a differential pair, a second resistor R12 having one end connected to the collector electrode of a second transistor Q12 constituting the differential pair, and a third resistor R13 to which the other end of the first resistor R11 and the other end of the second resistor R12 are connected and which is connected between the other ends and a power supply VCC.
    Type: Application
    Filed: March 28, 2019
    Publication date: February 18, 2021
    Inventors: Hiroyuki Fukuyama, Naoki Miura, Hideyuki Nosaka
  • Publication number: 20210021248
    Abstract: A gain adjustment unit constituted by a distribution switch having a control terminal is provided in an input unit of an amplifier circuit. One end of a coupler is connected to an output line of the amplifier circuit, another end of the coupler is connected to an anode of a diode, and a monitor terminal is connected via a low-pass filter to a cathode of the diode. The anode of the diode is unbiased.
    Type: Application
    Filed: February 27, 2019
    Publication date: January 21, 2021
    Inventors: Hiroshi Hamada, Hideyuki Nosaka
  • Publication number: 20210013576
    Abstract: A high frequency connection structure includes: a waveguide; a ridge coupler constituted by a conductor formed inside one end of the waveguide; a transmission line adjacent to the one end of the waveguide; an inductance adjustment structure which is provided between the ridge coupler and the transmission line and which adjusts ground inductance that is created due to a connection between the ridge coupler and the waveguide; and a wire which connects one end of the ridge coupler on a side of the transmission line and one end of the transmission line with each other.
    Type: Application
    Filed: February 22, 2019
    Publication date: January 14, 2021
    Inventors: Hiroshi Hamada, Teruo Jo, Hideyuki Nosaka
  • Publication number: 20210012848
    Abstract: A track-and-hold circuit with a high sampling rate and reduced power consumption is provided. A track-and-hold circuit performing switching between a track mode in which a data signal that is equivalent to an input data signal is output and a hold mode in which a data signal which is input at a time of switching from the track mode to the hold mode is held and output, by using a clock signal, such that only the data signal in the hold mode is output, the track-and-hold circuit including: two sampling circuits configured to be connected in parallel to an input of the data signal and receive an in-phase data signal; a clock circuit configured to input a clock signal, which has a phase opposite to a phase of a clock signal input to one of the two sampling circuits, to the other of the two sampling circuits; and a multiplexer circuit configured to select and output a data output of either one of the two sampling circuits that is in the hold mode, by using the clock signal.
    Type: Application
    Filed: March 4, 2019
    Publication date: January 14, 2021
    Inventors: Hiroaki Katsurai, Naoki Miura, Hiroyuki Fukuyama, Hideyuki Nosaka
  • Publication number: 20200412300
    Abstract: A resistive mixer includes a LO matching circuit inserted between the gate of an FET and a LO terminal, a bias circuit that is connected to the gate and applies a bias voltage to the gate, an RF matching circuit inserted between the drain of the FET and an RF terminal, and an IF matching circuit inserted between the drain and an IF terminal. The source of the FET is grounded. The impedance of the RF matching circuit seen from the drain of the FET at an IF frequency is open-circuit, and the impedance of the IF matching circuit seen from the drain of the FET at an RF frequency is open-circuit.
    Type: Application
    Filed: February 13, 2019
    Publication date: December 31, 2020
    Inventors: Hiroshi Hamada, Teruo Jo, Hideyuki Nosaka