Patents by Inventor J. Joseph

J. Joseph has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190252530
    Abstract: Fabrication methods and device structures for heterojunction bipolar transistors. A first emitter of a first heterojunction bipolar transistor and a second collector of a second heterojunction bipolar transistor are formed in a device layer of a silicon-on-insulator substrate. A first base layer of a first heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the first emitter. A first collector of the first heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the first base layer. A second base layer of the second heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the second collector. A second emitter of the second heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the second base layer. A connection is formed between the first emitter and the second collector.
    Type: Application
    Filed: April 25, 2019
    Publication date: August 15, 2019
    Inventors: Vibhor Jain, Alvin J. Joseph, Qizhi Liu
  • Patent number: 10367083
    Abstract: Device structures for a bipolar junction transistor and methods for fabricating a device structure using a substrate. One or more primary trench isolation regions are formed that surround an active device region of the substrate and a collector contact region of the substrate. A base layer is formed on the active device region and the collector contact region, and the active device region includes a collector. Each primary trench isolation region extends vertically to a first depth into the substrate. A trench is formed laterally located between the base layer and the collector contact region and that extends vertically through the base layer and into the substrate to a second depth that is less than the first depth. A dielectric is formed in the trench to form a secondary trench isolation region. An emitter is formed on the base layer.
    Type: Grant
    Filed: March 25, 2016
    Date of Patent: July 30, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Vibhor Jain, Renata Camillo-Castillo, Qizhi Liu, John J. Pekarik, Alvin J. Joseph, Peter B. Gray
  • Patent number: 10367084
    Abstract: Fabrication methods and device structures for heterojunction bipolar transistors. A first emitter of a first heterojunction bipolar transistor and a second collector of a second heterojunction bipolar transistor are formed in a device layer of a silicon-on-insulator substrate. A first base layer of a first heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the first emitter. A first collector of the first heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the first base layer. A second base layer of the second heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the second collector. A second emitter of the second heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the second base layer. A connection is formed between the first emitter and the second collector.
    Type: Grant
    Filed: July 31, 2017
    Date of Patent: July 30, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Vibhor Jain, Alvin J. Joseph, Qizhi Liu
  • Patent number: 10340352
    Abstract: Device structures for a field-effect transistor and methods for forming a device structure for a field-effect transistor. A first dielectric layer is formed, and a second dielectric layer are formed on the first dielectric layer. An opening is formed that extends vertically through the first and second dielectric layers. After the first opening is formed, the second dielectric layer is laterally recessed relative to the first dielectric layer with a selective etching process, which widens a portion of the opening extending vertically through the second dielectric layer relative to a portion of the opening extending vertically through the first dielectric layer. After the second dielectric layer is laterally recessed, a gate electrode is formed that includes a narrow section in the portion of the opening extending vertically through the first dielectric layer and a wide section in the portion of the opening extending vertically through the second dielectric layer.
    Type: Grant
    Filed: March 14, 2017
    Date of Patent: July 2, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Steven M. Shank, Alvin J. Joseph, John J. Ellis-Monaghan
  • Publication number: 20190181250
    Abstract: Device structures for a bipolar junction transistor and methods for fabricating a device structure using a substrate. One or more primary trench isolation regions are formed that surround an active device region of the substrate and a collector contact region of the substrate. A base layer is formed on the active device region and the collector contact region, and the active device region includes a collector. Each primary trench isolation region extends vertically to a first depth into the substrate. A trench is formed laterally located between the base layer and the collector contact region and that extends vertically through the base layer and into the substrate to a second depth that is less than the first depth. A dielectric is formed in the trench to form a secondary trench isolation region. An emitter is formed on the base layer.
    Type: Application
    Filed: February 18, 2019
    Publication date: June 13, 2019
    Inventors: Vibhor Jain, Renata Camillo-Castillo, Qizhi Liu, John J. Pekarik, Alvin J. Joseph, Peter B. Gray
  • Publication number: 20190139819
    Abstract: A field effect transistor (FET) with an underlying airgap and methods of manufacture are disclosed. The method includes forming an amorphous layer at a predetermined depth of a substrate. The method further includes forming an airgap in the substrate under the amorphous layer. The method further includes forming a completely isolated transistor in an active region of the substrate, above the amorphous layer and the airgap.
    Type: Application
    Filed: January 4, 2019
    Publication date: May 9, 2019
    Inventors: Mark D. JAFFE, Alvin J. JOSEPH, Qizhi LIU, Anthony K. STAMPER
  • Publication number: 20190081597
    Abstract: Structures for a cascode integrated circuit and methods of forming such structures. A field-effect transistor of the structure includes a gate electrode finger, a first source/drain region, and a second source/drain region. A bipolar junction transistor of the structure includes a first terminal, a base layer with an intrinsic base portion arranged on the first terminal, and a second terminal that includes one or more fingers arranged on the intrinsic base portion of the base layer. The intrinsic base portion of the base layer is arranged in a vertical direction between the first terminal and the second terminal. The first source/drain region is coupled with the first terminal, and the first source/drain region at least partially surrounds the bipolar junction transistor.
    Type: Application
    Filed: September 12, 2017
    Publication date: March 14, 2019
    Inventors: Vibhor Jain, Anthony K. Stamper, Alvin J. Joseph, John J. Pekarik
  • Patent number: 10211087
    Abstract: A field effect transistor (FET) with an underlying airgap and methods of manufacture are disclosed. The method includes forming an amorphous layer at a predetermined depth of a substrate. The method further includes forming an airgap in the substrate under the amorphous layer. The method further includes forming a completely isolated transistor in an active region of the substrate, above the amorphous layer and the airgap.
    Type: Grant
    Filed: November 14, 2017
    Date of Patent: February 19, 2019
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Mark D. Jaffe, Alvin J. Joseph, Qizhi Liu, Anthony K. Stamper
  • Patent number: 10211146
    Abstract: A semiconductor device may include a transistor gate in a device layer; an interconnect layer over the device layer; and an air gap extending through the interconnect layer to contact an upper surface of the transistor gate. The air gap provides a mechanism to reduce both on-resistance and off-capacitance for applications using SOI substrates such as radio frequency switches.
    Type: Grant
    Filed: May 12, 2016
    Date of Patent: February 19, 2019
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Zhong-Xiang He, Mark D. Jaffe, Randy L. Wolf, Alvin J. Joseph, Brett T. Cucci, Anthony K. Stamper
  • Patent number: 10199149
    Abstract: A laser assembly for generating laser output light at an output wavelength of approximately 183 nm includes a fundamental laser, an optical parametric system (OPS), a fifth harmonic generator, and a frequency mixing module. The fundamental laser generates fundamental light at a fundamental frequency. The OPS generates a down-converted signal at a down-converted frequency. The fifth harmonic generator generates a fifth harmonic of the fundamental light. The frequency mixing module mixes the down-converted signal and the fifth harmonic to produce the laser output light at a frequency equal to a sum of the fifth harmonic frequency and the down-converted frequency. The OPS generates the down-converted signal by generating a down-converted seed signal at the down-converted frequency, and then mixing the down-converted seed signal with a portion of the fundamental light.
    Type: Grant
    Filed: July 26, 2017
    Date of Patent: February 5, 2019
    Assignee: KLA-Tencor Corporation
    Inventors: Yung-Ho Alex Chuang, J. Joseph Armstrong, Yujun Deng, Vladimir Dribinski, John Fielden, Jidong Zhang
  • Publication number: 20190035919
    Abstract: Fabrication methods and device structures for heterojunction bipolar transistors. A first emitter of a first heterojunction bipolar transistor and a second collector of a second heterojunction bipolar transistor are formed in a device layer of a silicon-on-insulator substrate. A first base layer of a first heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the first emitter. A first collector of the first heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the first base layer. A second base layer of the second heterojunction bipolar transistor is epitaxially grown on the device layer with an intrinsic base portion arranged on the second collector. A second emitter of the second heterojunction bipolar transistor is epitaxially grown on the intrinsic base portion of the second base layer. A connection is formed between the first emitter and the second collector.
    Type: Application
    Filed: July 31, 2017
    Publication date: January 31, 2019
    Inventors: Vibhor Jain, Alvin J. Joseph, Qizhi Liu
  • Patent number: 10193293
    Abstract: A pulse multiplier includes a polarizing beam splitter, a wave plate, and a set of multi-surface reflecting components (e.g., one or more etalons and one or more mirrors). The polarizing beam splitter passes input laser pulses through the wave plate to the multi-surface reflecting components, which reflect portions of each input laser pulse back through the wave plate to the polarizing beam splitter. The polarizing beam splitter reflects each reflected portion to form an output of the pulse multiplier. The multi-surface reflecting components are configured such that the output pulses exiting the pulse multiplier have an output repetition pulse frequency rate that is at least double the input repetition pulse frequency.
    Type: Grant
    Filed: April 9, 2018
    Date of Patent: January 29, 2019
    Assignee: KLA-Tencor Corporation
    Inventors: Yung-Ho Chuang, J. Joseph Armstrong, Justin Dianhuan Liou, Vladimir Dribinski, David L. Brown
  • Patent number: 10157777
    Abstract: A semiconductor device may include a transistor gate in a device layer; an interconnect layer over the device layer; and an air gap extending through the interconnect layer to contact an upper surface of the transistor gate. The air gap provides a mechanism to reduce both on-resistance and off-capacitance for applications using SOI substrates such as radio frequency switches.
    Type: Grant
    Filed: May 12, 2016
    Date of Patent: December 18, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Zhong-Xiang He, Mark D. Jaffe, Randy L. Wolf, Alvin J. Joseph, Brett T. Cucci, Anthony K. Stamper
  • Patent number: 10134880
    Abstract: Fabrication methods and device structures for bipolar junction transistors and heterojunction bipolar transistors. A first dielectric layer is formed and a second dielectric layer is formed on the first dielectric layer. An opening is etched extending vertically through the first dielectric layer and the second dielectric layer. A collector is formed inside the opening. An intrinsic base, which is also formed inside the opening, has a vertical arrangement relative to the collector.
    Type: Grant
    Filed: March 29, 2017
    Date of Patent: November 20, 2018
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Vibhor Jain, Qizhi Liu, Alvin J. Joseph, Pernell Dongmo
  • Publication number: 20180323066
    Abstract: Device structures for a field-effect transistor and methods of forming a device structure for a field-effect transistor. A trench isolation region is formed in a substrate, and surrounds a semiconductor body. An undercut cavity region is also formed in the substrate. The undercut cavity region extends laterally beneath the semiconductor body and defines a body pedestal as a section of the substrate that is arranged in vertical alignment with the semiconductor body.
    Type: Application
    Filed: May 2, 2017
    Publication date: November 8, 2018
    Inventors: Michel J. Abou-Khalil, Steven M. Shank, Alvin J. Joseph, Michael J. Zierak
  • Publication number: 20180286968
    Abstract: Fabrication methods and device structures for bipolar junction transistors and heterojunction bipolar transistors. A first dielectric layer is formed and a second dielectric layer is formed on the first dielectric layer. An opening is etched extending vertically through the first dielectric layer and the second dielectric layer. A collector is formed inside the opening. An intrinsic base, which is also formed inside the opening, has a vertical arrangement relative to the collector.
    Type: Application
    Filed: March 29, 2017
    Publication date: October 4, 2018
    Inventors: Vibhor Jain, Qizhi Liu, Alvin J. Joseph, Pernell Dongmo
  • Publication number: 20180273369
    Abstract: A rotary beverage filling machine for cans which have a heat exchange unit secured to the bottom thereof and extending into the can which includes a conveyor for transporting cans to be deposited on a pedestal which is adapted to move the can into contact with a sealing device surrounding a nozzle which is disposed within the open upper end of the can but is displaced from the heat exchange unit.
    Type: Application
    Filed: September 2, 2016
    Publication date: September 27, 2018
    Applicant: JOSEPH COMPANY INTERNATIONAL, INC.
    Inventor: MITCHELL J. JOSEPH
  • Publication number: 20180269295
    Abstract: Device structures for a field-effect transistor and methods for forming a device structure for a field-effect transistor. A first dielectric layer is formed, and a second dielectric layer are formed on the first dielectric layer. An opening is formed that extends vertically through the first and second dielectric layers. After the first opening is formed, the second dielectric layer is laterally recessed relative to the first dielectric layer with a selective etching process, which widens a portion of the opening extending vertically through the second dielectric layer relative to a portion of the opening extending vertically through the first dielectric layer. After the second dielectric layer is laterally recessed, a gate electrode is formed that includes a narrow section in the portion of the opening extending vertically through the first dielectric layer and a wide section in the portion of the opening extending vertically through the second dielectric layer.
    Type: Application
    Filed: March 14, 2017
    Publication date: September 20, 2018
    Inventors: Steven M. Shank, Alvin J. Joseph, John J. Ellis-Monaghan
  • Patent number: 10055504
    Abstract: Aggregation of traffic impact metrics is provided. Each of a plurality of holidays is associated with a holiday category of a plurality of holiday categories. The plurality of holiday categories includes a first holiday category and a second holiday category. A plurality of points of interest along a link of a transportation network is identified. At least one of the plurality of points of interest is associated with the first holiday category and at least one of the plurality of points of interest with the second holiday category. A mean category impact for each of the plurality of holiday categories is determined. An aggregated traffic impact metric is determined based, at least in part, on the mean category impact of each of the plurality of holiday categories.
    Type: Grant
    Filed: April 9, 2015
    Date of Patent: August 21, 2018
    Assignee: International Business Machines Corporation
    Inventors: Alex J. Joseph, Raghunath E. Nair, Panibhushan Shivaprasad
  • Publication number: 20180233872
    Abstract: A pulse multiplier includes a polarizing beam splitter, a wave plate, and a set of multi-surface reflecting components (e.g., one or more etalons and one or more mirrors). The polarizing beam splitter passes input laser pulses through the wave plate to the multi-surface reflecting components, which reflect portions of each input laser pulse back through the wave plate to the polarizing beam splitter. The polarizing beam splitter reflects each reflected portion to form an output of the pulse multiplier. The multi-surface reflecting components are configured such that the output pulses exiting the pulse multiplier have an output repetition pulse frequency rate that is at least double the input repetition pulse frequency.
    Type: Application
    Filed: April 9, 2018
    Publication date: August 16, 2018
    Inventors: Yung-Ho Chuang, J. Joseph Armstrong, Justin Dianhuan Liou, Vladimir Dribinski, David L. Brown