Patents by Inventor Jagar Singh

Jagar Singh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170141031
    Abstract: Semiconductor fuses with nanowire fuse links and fabrication methods thereof are presented. The methods include, for instance: fabricating a semiconductor fuse, the semiconductor fuse including at least one nanowire fuse link, and the fabricating including: forming at least one nanowire, the at least one nanowire including a semiconductor material; and reacting the at least one nanowire with a metal to form the at least one nanowire fuse link of the semiconductor fuse, the at least one nanowire fuse link including a semiconductor-metal alloy. In another aspect, a structure is presented. The structure includes: a semiconductor fuse, the semiconductor fuse including: at least one nanowire fuse link, the at least one nanowire fuse link including a semiconductor-metal alloy.
    Type: Application
    Filed: February 1, 2017
    Publication date: May 18, 2017
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Chun Yu WONG, Jagar SINGH, Ashish BARASKAR, Min-hwa CHI
  • Patent number: 9647145
    Abstract: Diodes for use in FinFET technologies having increased junction electric fields without the need for increased dopant concentrations, as well as methods, apparatus, and systems for fabricating such diodes. The diodes may comprise a semiconductor substrate and a plurality of fins formed on the semiconductor substrate; wherein each of the plurality of fins comprises an N channel doped region comprising an N channel dopant, and the semiconductor substrate further comprises a plurality of P channel doped regions comprising a P channel dopant, wherein each of the P channel doped regions is disposed under one of the plurality of fins and is adjacent to the N channel doped region of the fin.
    Type: Grant
    Filed: February 1, 2016
    Date of Patent: May 9, 2017
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Jagar Singh, Shesh Mani Pandey, Josef Watts
  • Patent number: 9620587
    Abstract: Three-dimensional electrostatic discharge (ESD) semiconductor devices are fabricated together with three-dimensional non-ESD semiconductor devices. For example, an ESD diode and FinFET are fabricated on the same bulk semiconductor substrate. A spacer merger technique is used in the ESD portion of a substrate to create double-width fins on which the ESD devices can be made larger to handle more current.
    Type: Grant
    Filed: September 30, 2015
    Date of Patent: April 11, 2017
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Jagar Singh, Andy Wei, Mahadeva Iyer Natarajan
  • Patent number: 9614023
    Abstract: A resistor device includes a resistor body disposed in a substrate and doped with a first type of dopant, an insulating layer disposed above the resistor body, and at least one gate structure disposed above the insulating layer and above the resistor body. A method includes applying a bias voltage to at least a first gate structure disposed above an insulating layer disposed above a resistor body disposed in a substrate and doped with a first type of dopant to affect a resistance of the resistor body.
    Type: Grant
    Filed: December 29, 2014
    Date of Patent: April 4, 2017
    Assignee: GLOBALFOUNDRIES Inc.
    Inventor: Jagar Singh
  • Patent number: 9601428
    Abstract: Semiconductor fuses with nanowire fuse links and fabrication methods thereof are presented. The methods include, for instance: fabricating a semiconductor fuse, the semiconductor fuse including at least one nanowire fuse link, and the fabricating including: forming at least one nanowire, the at least one nanowire including a semiconductor material; and reacting the at least one nanowire with a metal to form the at least one nanowire fuse link of the semiconductor fuse, the at least one nanowire fuse link including a semiconductor-metal alloy. In another aspect, a structure is presented. The structure includes: a semiconductor fuse, the semiconductor fuse including: at least one nanowire fuse link, the at least one nanowire fuse link including a semiconductor-metal alloy.
    Type: Grant
    Filed: September 25, 2015
    Date of Patent: March 21, 2017
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Chun Yu Wong, Jagar Singh, Ashish Baraskar, Min-hwa Chi
  • Patent number: 9601486
    Abstract: There is set forth herein a field effect transistor (FET) configured as an ESD protection device. In one embodiment, the FET can be configured to operate in a snapback operating mode. The FET can include a semiconductor substrate, a gate formed on the substrate and a dummy gate formed on the substrate spaced apart from the gate.
    Type: Grant
    Filed: May 17, 2016
    Date of Patent: March 21, 2017
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Jagar Singh, Andy Wei, Mahadeva Iyer Natarajan, Manjunatha Prabhu, Anil Kumar
  • Patent number: 9543378
    Abstract: Semiconductor devices and fabrication methods thereof are provided. The semiconductor devices include: a substrate, the substrate including a p-type well adjoining an n-type well; a first p-type region and a first n-type region disposed within the n-type well of the substrate, where the first p-type region at least partially encircles the first n-type region; and a second p-type region and a second n-type region disposed in the p-type well of the substrate, where the second n-type region at least partially encircles the second p-type region. In one embodiment, the first p-type region fully encircles the first n-type region and the second n-type region fully encircles the second p-type region. In another embodiment, the semiconductor device may be a bipolar junction transistor or a rectifier.
    Type: Grant
    Filed: August 25, 2014
    Date of Patent: January 10, 2017
    Assignee: GLOBALFOUNDRIES INC.
    Inventor: Jagar Singh
  • Patent number: 9530553
    Abstract: An inductor/transformer device is disclosed including a lower inductor/transformer structure including a first inner core material and a first outer cap layer, an upper inductor/transformer structure positioned above and vertically spaced apart from the lower inductor/transformer structure, the upper inductor/transformer structure including a second inner core material and a second outer cap layer, wherein the lower surface area of the upper inductor/transformer structure is different than the upper surface area of the lower inductor/transformer structure, and an insulating material positioned between the upper surface of the lower inductor/transformer structure and the lower surface of the upper inductor/transformer structure.
    Type: Grant
    Filed: November 2, 2015
    Date of Patent: December 27, 2016
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Sunil Singh, Jagar Singh, Pankaj Marria
  • Patent number: 9520396
    Abstract: Methods for making high voltage IC devices utilizing a fin-type process and resulting devices are disclosed. Embodiments include forming two pluralities of silicon fins on a substrate layer, separated by a space, wherein adjacent silicon fins are separated by a trench; forming an oxide layer on the substrate layer and filling a portion of each trench; forming two deep isolation trenches into the oxide layer and the substrate layer adjacent to the two pluralities of silicon fins; forming a graded voltage junction by implanting a dopant into the substrate layer below the two pluralities of silicon fins; forming a gate structure on the oxide layer and between the two pluralities of silicon fins; implanting a dopant into and under the two pluralities of silicon fins, forming source and drain regions; and forming an epitaxial layer onto the two pluralities of silicon fins to form merged source and drain fins.
    Type: Grant
    Filed: December 10, 2015
    Date of Patent: December 13, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventor: Jagar Singh
  • Patent number: 9508743
    Abstract: Co-fabrication of a radio-frequency (RF) semiconductor device with a three-dimensional semiconductor device includes providing a starting three-dimensional semiconductor structure, the starting structure including a bulk silicon semiconductor substrate, raised semiconductor structure(s) coupled to the substrate and surrounded by a layer of isolation material. Span(s) of the layer of isolation material between adjacent raised structures are recessed, and a layer of epitaxial semiconductor material is created over the recessed span(s) of isolation material over which another layer of isolation material is created. The RF device(s) are fabricated on the layer of isolation material above the epitaxial material, which creates a local silicon-on-insulator, while the three-dimensional semiconductor device(s) can be fabricated on the raised structure(s).
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: November 29, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Jagar Singh, Srikanth Balaji Samavedam
  • Patent number: 9508795
    Abstract: Methods are presented for fabricating nanowire structures, such as one or more nanowire field effect transistors. The methods include, for instance: providing a substrate and forming a fin above the substrate so that the fin has a first sidewall including one or more elongate first sidewall protrusions and a second sidewall including one or more elongate second sidewall protrusions, with the one or more elongate second sidewall protrusions being substantially aligned with the one or more elongate first sidewall protrusions; and, anisotropically etching the fin with the elongate first sidewall protrusions and the elongate second sidewall protrusions to define the one or more nanowires. The etchant may be chosen to selectively etch along a pre-defined crystallographic plane, such as the (111) crystallographic plane, to form the nanowire structures.
    Type: Grant
    Filed: February 4, 2015
    Date of Patent: November 29, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Chun Yu Wong, Min-hwa Chi, Ashish Baraskar, Jagar Singh
  • Publication number: 20160284643
    Abstract: Semiconductor fuses with nanowire fuse links and fabrication methods thereof are presented. The methods include, for instance: fabricating a semiconductor fuse, the semiconductor fuse including at least one nanowire fuse link, and the fabricating including: forming at least one nanowire, the at least one nanowire including a semiconductor material; and reacting the at least one nanowire with a metal to form the at least one nanowire fuse link of the semiconductor fuse, the at least one nanowire fuse link including a semiconductor-metal alloy. In another aspect, a structure is presented. The structure includes: a semiconductor fuse, the semiconductor fuse including: at least one nanowire fuse link, the at least one nanowire fuse link including a semiconductor-metal alloy.
    Type: Application
    Filed: September 25, 2015
    Publication date: September 29, 2016
    Applicant: GLOBALFOUNDRIES INC.
    Inventors: Chun Yu WONG, Jagar SINGH, Ashish BARASKAR, Min-hwa CHI
  • Patent number: 9455316
    Abstract: Three-dimensional electrostatic discharge (ESD) semiconductor devices are fabricated together with three-dimensional non-ESD semiconductor devices. For example, an ESD diode and FinFET are fabricated on the same bulk semiconductor substrate. A spacer merger technique is used in the ESD portion of a substrate to create double-width fins on which the ESD devices can be made larger to handle more current.
    Type: Grant
    Filed: September 30, 2015
    Date of Patent: September 27, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Jagar Singh, Andy Wei, Mahadeva Iyer Natarajan
  • Publication number: 20160260701
    Abstract: There is set forth herein a field effect transistor (FET) configured as an ESD protection device. In one embodiment, the FET can be configured to operate in a snapback operating mode. The FET can include a semiconductor substrate, a gate formed on the substrate and a dummy gate formed on the substrate spaced apart from the gate.
    Type: Application
    Filed: May 17, 2016
    Publication date: September 8, 2016
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Jagar SINGH, Andy WEI, Mahadeva Iyer NATARAJAN, Manjunatha PRABHU, Anil KUMAR
  • Patent number: 9437713
    Abstract: Devices and methods for forming semiconductor devices with wider FinFETs for higher tunability of the varactor are provided. One method includes, for instance: obtaining an intermediate semiconductor device; applying a spacer layer over the semiconductor device; etching the semiconductor device to remove at least a portion of the spacer layer to expose the plurality of mandrels; removing the mandrels; etching the semiconductor device to remove a portion of the dielectric layer; forming at least one fin; and removing the spacer layer and the dielectric layer. One intermediate semiconductor device includes, for instance: a substrate; a dielectric layer over the substrate; a plurality of mandrels formed on the dielectric layer, the mandrels including a first set of mandrels and a second set of mandrels, wherein the first set of mandrels have a width twice as large as the second set of mandrels; and a spacer layer applied over the mandrels.
    Type: Grant
    Filed: February 17, 2014
    Date of Patent: September 6, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Jagar Singh, Andy Wei, Gopal Srinivasan, Amaury Gendron
  • Publication number: 20160254345
    Abstract: A semiconductor structure includes a semiconductor substrate, semiconductor device(s) on the substrate, and metal resistor layer(s) above the semiconductor device(s), each metal resistor layer acting as a first plate for a MIM capacitor. The structure further includes a layer of insulator material above the first plate, and metal conductor layer(s) above the insulator layer, each metal conductor layer acting as a second plate for a MIM capacitor. Fabricating the MIM capacitor uses metal and insulator used in creating electrical connections to the semiconductor device(s), saving two masks typically used to fabricate a MIM capacitor.
    Type: Application
    Filed: February 27, 2015
    Publication date: September 1, 2016
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Jagar SINGH, Scott BEASOR
  • Patent number: 9418993
    Abstract: Semiconductor devices and methods for manufacturing an LDMOS FinFET integrated circuit. The intermediate semiconductor device includes a substrate, a first well in the substrate, a second well in the substrate, and at least two polysilicon gates. The first well overlaps the second well and the at least one first gate is disposed over the first well and at least one second gate is disposed over the second well. The method includes forming a channel region and a drift region in the substrate, wherein the channel region overlaps the drift region, forming a shallow trench isolation region in the drift region, forming at least one first gate over the channel region, forming at least one second gate over the shallow trench isolation region, and applying at least one metal layer over the at least one first gate and the at least one second gate.
    Type: Grant
    Filed: August 5, 2013
    Date of Patent: August 16, 2016
    Assignee: GLOBALFOUNDRIES Inc.
    Inventor: Jagar Singh
  • Publication number: 20160225849
    Abstract: Methods are presented for fabricating nanowire structures, such as one or more nanowire field effect transistors. The methods include, for instance: providing a substrate and forming a fin above the substrate so that the fin has a first sidewall including one or more elongate first sidewall protrusions and a second sidewall including one or more elongate second sidewall protrusions, with the one or more elongate second sidewall protrusions being substantially aligned with the one or more elongate first sidewall protrusions; and, anisotropically etching the fin with the elongate first sidewall protrusions and the elongate second sidewall protrusions to define the one or more nanowires. The etchant may be chosen to selectively etch along a pre-defined crystallographic plane, such as the (111) crystallographic plane, to form the nanowire structures.
    Type: Application
    Filed: February 4, 2015
    Publication date: August 4, 2016
    Applicant: GLOBALFOUNDRIES INC.
    Inventors: Chun Yu WONG, Min-hwa CHI, Ashish BARASKAR, Jagar SINGH
  • Publication number: 20160190229
    Abstract: A resistor device includes a resistor body disposed in a substrate and doped with a first type of dopant, an insulating layer disposed above the resistor body, and at least one gate structure disposed above the insulating layer and above the resistor body. A method includes applying a bias voltage to at least a first gate structure disposed above an insulating layer disposed above a resistor body disposed in a substrate and doped with a first type of dopant to affect a resistance of the resistor body.
    Type: Application
    Filed: December 29, 2014
    Publication date: June 30, 2016
    Inventor: Jagar Singh
  • Publication number: 20160190120
    Abstract: A resistor device includes a resistor body doped with a first type of dopant, an insulating layer disposed above the resistor body, and at least one gate structure disposed above the insulating layer and above the resistor body. A method includes applying a bias voltage to at least a first gate structure disposed above an insulating layer disposed above a resistor body doped with a first type of dopant to affect a resistance of the resistor body.
    Type: Application
    Filed: December 29, 2014
    Publication date: June 30, 2016
    Inventor: Jagar Singh