Patents by Inventor Johannes Georg Laven

Johannes Georg Laven has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9960044
    Abstract: A method for forming a semiconductor device includes implanting doping ions into a semiconductor substrate. A deviation between a main direction of a doping ion beam implanting the doping ions and a main crystal direction of the semiconductor substrate is less than ±0.5° during the implanting of the doping ions into the semiconductor substrate. The method further includes controlling a temperature of the semiconductor substrate during the implantation of the doping ions so that the temperature of the semiconductor substrate is within a target temperature range for more than 70% of an implant process time used for implanting the doping ions. The target temperature range reaches from a lower target temperature limit to an upper target temperature limit. The lower target temperature limit is equal to a target temperature minus 30° C., and the target temperature is higher than 80° C.
    Type: Grant
    Filed: October 19, 2016
    Date of Patent: May 1, 2018
    Assignee: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Hans-Joachim Schulze, Werner Schustereder
  • Patent number: 9941274
    Abstract: A semiconductor device includes at least one IGBT cell region, at least one switchable free-wheeling diode region, and at least one non-switchable free-wheeling diode region integrated in the same semiconductor substrate as the at least one IGBT cell region and the at least one switchable free-wheeling diode region.
    Type: Grant
    Filed: July 13, 2016
    Date of Patent: April 10, 2018
    Assignee: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Roman Baburske
  • Publication number: 20180097093
    Abstract: A power semiconductor device is disclosed. In one example, the device comprises a semiconductor body having a front side, a backside, a first load terminal, and a drift region. A first cell is arranged at the front side. Further, the power semiconductor device comprises: a first backside emitter region included in the semiconductor body, the first backside emitter region being electrically connected with the second load terminal and having dopants of the second conductivity type, wherein the first backside emitter region and the first cell have a first common lateral extension range; and a second backside emitter region included in the semiconductor body, the second backside emitter region being electrically connected with the second load terminal and having dopants of the first conductivity type, wherein the second backside emitter region and the second cell have a second common lateral extension range.
    Type: Application
    Filed: September 27, 2017
    Publication date: April 5, 2018
    Applicant: Infineon Technologies AG
    Inventors: Frank Dieter Pfirsch, Johannes Georg Laven
  • Patent number: 9935126
    Abstract: A method of forming a semiconductor device includes forming a plurality of trenches extending into a semiconductor substrate from a first surface of the semiconductor substrate. Each of the trenches includes a narrower part in open communication with a wider part that is spaced apart from the first surface by the narrower part. The narrower part of adjacent trenches is laterally separated by a first region of the semiconductor substrate. The wider part of adjacent trenches is laterally separated by a second region of the semiconductor substrate that is narrower than the first region. The method further includes introducing an oxidizing agent into the wider part of the trenches through the narrower part of the trenches to oxidize the second region of the semiconductor substrate between adjacent trenches to form dielectric support structures that support the first region of the semiconductor.
    Type: Grant
    Filed: September 8, 2014
    Date of Patent: April 3, 2018
    Assignee: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Matteo Dainese, Hans-Joachim Schulze
  • Publication number: 20180090594
    Abstract: A semiconductor device includes a semiconductor mesa having source zones and at least one body zone forming first pn junctions with the source zones and a second pn junction with a drift zone. Electrode structures are provided on opposite sides of the semiconductor mesa, at least one of the electrode structures having a gate electrode configured to control a charge carrier flow through the at least one body zone. A separation region is arranged along an extension direction of the semiconductor mesa. In the separation region, the semiconductor mesa has a constricted portion that is partially or completely oxidized. Additional semiconductor device embodiments are described.
    Type: Application
    Filed: December 4, 2017
    Publication date: March 29, 2018
    Inventors: Roman Baburske, Matteo Dainese, Peter Lechner, Hans-Joachim Schulze, Johannes Georg Laven
  • Publication number: 20180082898
    Abstract: A method for splitting a semiconductor wafer includes incorporating hydrogen atoms into at least a splitting region of a semiconductor wafer. The splitting region includes a concentration of nitrogen atoms higher than 1·1015 cm?3. The method further includes splitting the semiconductor wafer at the splitting region of the semiconductor wafer.
    Type: Application
    Filed: September 20, 2017
    Publication date: March 22, 2018
    Inventors: Hans-Joachim Schulze, Martin Faccinelli, Johannes Georg Laven
  • Publication number: 20180083097
    Abstract: A power semiconductor device includes a semiconductor body coupled to first and second load terminals. The body includes: at least a diode structure configured to conduct a load current between the terminals and including an anode port electrically connected to the first load terminal and a cathode port electrically connected to the second load terminal; and drift and field stop regions of the same conductivity type. The cathode port includes first port sections and second port sections with dopants of the opposite conductivity type. A transition between each of the second port sections and the field stop region forms a respective pn-junction that extends along a first lateral direction. A diffusion voltage of a respective one of the pn-junctions in an extension direction perpendicular to the first lateral direction is greater than a lateral voltage drop laterally overlapping with the lateral extension of the respective pn-junction.
    Type: Application
    Filed: September 19, 2017
    Publication date: March 22, 2018
    Inventors: Roman Baburske, Johannes Georg Laven, Philip Christoph Brandt
  • Patent number: 9923482
    Abstract: A system and method for a power inverter with controllable clamps comprises a first voltage swing path, the first voltage swing path including a first plurality of power transistors, the first voltage swing path producing portions of a positive half-wave of an output signal when active; a second voltage swing path, the second voltage swing path including a second plurality of power transistors, the second voltage swing path producing portions of a negative half-wave of the output signal when active; a first clamping component coupled to the first voltage swing path, the first clamping component forming a freewheeling path for the first voltage swing path, the first clamping component comprising a control terminal, the first clamping component having a first stored charge when the control terminal is in a first state and a second stored charge when the control terminal is in a second state, the first stored charge being greater than the second stored charge; and a second clamping component coupled to the secon
    Type: Grant
    Filed: July 20, 2016
    Date of Patent: March 20, 2018
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Johannes Georg Laven, Heiko Rettinger, Roman Baburske, Uwe Jansen, Thomas Basler
  • Publication number: 20180076309
    Abstract: A power semiconductor device is disclosed. In one example, the device comprises a semiconductor body coupled to a first load terminal and a second load terminal and comprising a drift region configured to conduct a load current between said terminals. The drift region comprises dopants of a first conductivity type. A source region is arranged in electrical contact with the first load terminal and comprises dopants of the first conductivity type. A channel region comprises dopants of a second conductivity. At least one power unit cell that includes at least one first type trench. The at least one power unit cell further includes a first mesa zone and a second mesa zone of the semiconductor body.
    Type: Application
    Filed: September 14, 2017
    Publication date: March 15, 2018
    Applicant: Infineon Technologies AG
    Inventors: Alexander Philippou, Christian Jaeger, Johannes Georg Laven, Max Christian Seifert, Antonio Vellei
  • Publication number: 20180061644
    Abstract: A semiconductor device and method is disclosed. In one example, the method for forming a semiconductor device includes forming a trench extending from a front side surface of a semiconductor substrate into the semiconductor substrate. The method includes forming of material to be structured inside the trench. Material to be structured is irradiated with a tilted reactive ion beam at a non-orthogonal angle with respect to the front side surface such that an undesired portion of the material to be structured is removed due to the irradiation with the tilted reactive ion beam while an irradiation of another portion of the material to be structured is masked by an edge of the trench.
    Type: Application
    Filed: August 28, 2017
    Publication date: March 1, 2018
    Applicant: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Anton Mauder, Hans-Joachim Schulze, Werner Schustereder
  • Patent number: 9899478
    Abstract: A semiconductor device includes transistor cells that connect a first load electrode with a drift structure forming first pn junctions with body zones when a gate voltage applied to a gate electrode exceeds a first threshold voltage. First auxiliary cells in a vertical projection of and electrically connected with the first load electrode are configured to inject charge carriers into the drift structure at least in a forward biased mode of the first pn junctions. Second auxiliary cells are configured to inject charge carriers into the drift structure at high emitter efficiency when in the forward biased mode of the first pn junctions the gate voltage is below a second threshold voltage lower than the first threshold voltage and at low emitter efficiency when the gate voltage exceeds the second threshold voltage.
    Type: Grant
    Filed: June 21, 2016
    Date of Patent: February 20, 2018
    Assignee: Infineon Technologies Austria AG
    Inventors: Roman Baburske, Johannes Georg Laven
  • Patent number: 9899504
    Abstract: A transistor includes first and second load terminals and a semiconductor body coupled to both terminals. The semiconductor body includes: a drift region having dopants of a first conductivity type; a transistor section for conducting a forward load current and having a control head coupling the first load terminal to a first side of the drift region; and a diode section for conducting a reverse load current. A diode port couples the second load terminal to a second side of the drift region and includes: a first emitter electrically connected to the second load terminal and having dopants of the first conductivity type for injecting majority charge carriers into the drift region; and a second emitter having dopants of a second conductivity type for injecting minority charge carriers into the drift region. A pn-junction transition between the first and second emitters has a breakdown voltage of less than 10 V.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: February 20, 2018
    Assignee: Infineon Technologies AG
    Inventors: Roman Baburske, Johannes Georg Laven, Hans-Joachim Schulze, Antonio Vellei
  • Publication number: 20180033705
    Abstract: A semiconductor device includes a first source wiring substructure connected to a plurality of source doping region portions of a transistor structure, and a second source wiring substructure connected to a plurality of source field electrodes located in a plurality of source field trenches extending into a semiconductor substrate. A contact wiring portion of the first source wiring substructure and a contact wiring portion of the second source wiring substructure are located in a wiring layer of a layer stack located on the semiconductor substrate. The contact wiring portion of the first source wiring substructure and the contact wiring portion of the second source wiring substructure each have a lateral size sufficient for a contact for at least a temporary test measurement. The wiring layer including the contact wiring portions is located closer to the substrate than any ohmic electrical connection between the first and the second source wiring substructures.
    Type: Application
    Filed: July 24, 2017
    Publication date: February 1, 2018
    Inventors: Alexander Philippou, Erich Griebl, Johannes Georg Laven, Maria Cotorogea
  • Publication number: 20180026548
    Abstract: A system and method for a power inverter with controllable clamps comprises a first voltage swing path, the first voltage swing path including a first plurality of power transistors, the first voltage swing path producing portions of a positive half-wave of an output signal when active; a second voltage swing path, the second voltage swing path including a second plurality of power transistors, the second voltage swing path producing portions of a negative half-wave of the output signal when active; a first clamping component coupled to the first voltage swing path, the first clamping component forming a freewheeling path for the first voltage swing path, the first clamping component comprising a control terminal, the first clamping component having a first stored charge when the control terminal is in a first state and a second stored charge when the control terminal is in a second state, the first stored charge being greater than the second stored charge; and a second clamping component coupled to the secon
    Type: Application
    Filed: July 20, 2016
    Publication date: January 25, 2018
    Inventors: Johannes Georg Laven, Heiko Rettinger, Roman Baburske, Uwe Jansen, Thomas Basler
  • Patent number: 9876100
    Abstract: A semiconductor device includes a semiconductor mesa having source zones separated from each other along a longitudinal axis of the semiconductor mesa and at least one body zone forming first pn junctions with the source zones and a second pn junction with a drift zone. Electrode structures are on opposite sides of the semiconductor mesa, at least one of which includes a gate electrode configured to control a charge carrier flow through the at least one body zone. First portions of the at least one body zone are formed between the source zones and separation regions. In the separation regions, at least one of (i) a capacitive coupling between the gate electrode and the semiconductor mesa and (ii) a conductivity of majority charge carriers of the drift zone is lower than outside of the separation region.
    Type: Grant
    Filed: December 9, 2015
    Date of Patent: January 23, 2018
    Assignee: Infineon Technologies AG
    Inventors: Roman Baburske, Matteo Dainese, Peter Lechner, Hans-Joachim Schulze, Johannes Georg Laven
  • Publication number: 20180019306
    Abstract: A method of manufacturing a semiconductor device includes determining information that indicates an extrinsic dopant concentration and an intrinsic oxygen concentration in a semiconductor wafer. On the basis of information about the extrinsic dopant concentration and the intrinsic oxygen concentration as well as information about a generation rate or a dissociation rate of oxygen-related thermal donors in the semiconductor wafer, a process temperature gradient is determined for generating or dissociating oxygen-related thermal donors to compensate for a difference between a target dopant concentration and the extrinsic dopant concentration.
    Type: Application
    Filed: September 28, 2017
    Publication date: January 18, 2018
    Inventors: Johannes Georg Laven, Moriz Jelinek, Hans-Joachim Schulze, Werner Schustereder, Michael Stadtmueller
  • Publication number: 20180019132
    Abstract: Disclosed is a method that includes forming a plurality of semiconductor arrangements one above the other. In this method, forming each of the plurality of semiconductor arrangements includes: forming a semiconductor layer; forming a plurality of trenches in a first surface of the semiconductor layer; and implanting dopant atoms of at least one of a first type and a second type into at least one of a first sidewall and a second sidewall of each of the plurality of trenches of the semiconductor layer.
    Type: Application
    Filed: July 13, 2017
    Publication date: January 18, 2018
    Inventors: Anton Mauder, Hans Weber, Franz Hirler, Johannes Georg Laven, Hans-Joachim Schulze, Werner Schustereder, Maximilian Treiber, Daniel Tutuc, Andreas Voerckel
  • Publication number: 20180005830
    Abstract: By directing an ion beam with a beam divergence ? on a process surface of a semiconductor substrate, parallel electrode trenches are formed in the semiconductor substrate. A center axis of the directed ion beam is tilted to a normal to the process surface at a tilt angle ?, wherein at least one of the tilt angle ? and the beam divergence ? is not equal to zero. The semiconductor substrate is moved along a direction parallel to the process surface during formation of the electrode trenches. A conductive electrode is formed in the electrode trenches, wherein first sidewalls of the electrode trenches are tilted to the normal by a first slope angle ? 1 with ? 1=(?+0/2) and second sidewalls are tilted to the normal by a second slope angle ? 2 with ? 2=(???/2).
    Type: Application
    Filed: June 27, 2017
    Publication date: January 4, 2018
    Applicant: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Anton Mauder, Roland Rupp, Hans-Joachim Schulze, Werner Schustereder
  • Patent number: 9853137
    Abstract: A method for forming a semiconductor device comprises implanting a defined dose of protons into a semiconductor substrate and tempering the semiconductor substrate according to a defined temperature profile. At least one of the defined dose of protons and the defined temperature profile is selected depending on a carbon-related parameter indicating information on a carbon concentration within at least a part of the semiconductor substrate.
    Type: Grant
    Filed: November 9, 2015
    Date of Patent: December 26, 2017
    Assignee: Infineon Technologies AG
    Inventors: Moriz Jelinek, Johannes Georg Laven, Helmut Oefner, Hans-Joachim Schulze, Werner Schustereder
  • Publication number: 20170366180
    Abstract: An electric assembly includes an insulated gate bipolar transistor device, a wide-bandgap transistor device electrically connected in parallel with the bipolar transistor device and a control circuit. The control circuit is electrically coupled to a gate terminal of the bipolar transistor device and to a control terminal of the wide-bandgap transistor device. The control circuit is configured to turn on the bipolar transistor device and to turn on the wide-bandgap transistor device at a predefined turn-on delay with respect to a turn-on of the bipolar transistor device.
    Type: Application
    Filed: June 13, 2017
    Publication date: December 21, 2017
    Inventors: Roman Baburske, Johannes Georg Laven, Thomas Basler