Patents by Inventor Paul T. DiCarlo

Paul T. DiCarlo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180278214
    Abstract: A power amplifier can include a carrier amplifier having first and second differential amplification cells with outputs coupled by a primary loop of a carrier transformer, and a peaking amplifier having first and second differential amplification cells with outputs coupled by a primary loop of a peaking transformer. The power amplifier can further include a combiner having a quarter-wave circuit implemented between the secondary loop of the carrier transformer and a secondary loop of the peaking transformer. The quarter-wave circuit can be configured to provide a characteristic impedance, such that the carrier and peaking amplifiers are presented with an impedance that is approximately the same as the characteristic impedance when both of the carrier and peaking amplifiers are turned on, and the carrier amplifier is presented with an impedance that is approximately twice the characteristic impedance when the carrier amplifier is turned on and the peaking amplifier is turned off.
    Type: Application
    Filed: September 26, 2017
    Publication date: September 27, 2018
    Inventors: Boshi JIN, Jing-Hwa CHEN, Paul T. DICARLO, Steven Christopher SPRINKLE, Florinel G. BALTEANU, David Scott WHITEFIELD
  • Publication number: 20180233578
    Abstract: A cascode amplifier including a common-source device and a common-gate device formed utilizing different processing parameters to separately optimize performance of the common-source device and common-gate device.
    Type: Application
    Filed: February 12, 2018
    Publication date: August 16, 2018
    Inventors: Yun Shi, Paul T. Dicarlo, Hailing Wang
  • Publication number: 20180234095
    Abstract: Disclosed herein are non-limiting examples of charge pumps that reduce the introduction of noise into a circuit in which they are implemented and/or lower the output impedance when providing certain voltages (e.g., negative voltage generators). The disclosed technologies utilize a plurality of smaller charge pumps (or charge pump units) working in parallel that operate on different clock phases rather than using a single charge pump with a relatively large flying capacitor or a plurality of charge pumps in series. This can, for example, reduce spurious signals or spurs that arise due at least in part to the characteristics of the clock signal. The disclosed technologies may be particularly advantageous for SOI-based components and circuits.
    Type: Application
    Filed: February 13, 2018
    Publication date: August 16, 2018
    Inventors: Florinel G. Balteanu, Paul T. DiCarlo
  • Patent number: 10020269
    Abstract: Disclosed are systems, devices and methods for providing electrostatic discharge (ESD) protection for integrated circuits. In some implementations, first and second conductors with ohmic contacts on an intrinsic semiconductor region can function similar to an x-i-y type diode, where each of x and y can be n-type or p-type. Such a diode can be configured to turn on under selected conditions such as an ESD event. Such a structure can be configured so as to provide an effective ESD protection while providing little or substantially nil effect on radio-frequency (RF) operating properties of a device.
    Type: Grant
    Filed: April 25, 2016
    Date of Patent: July 10, 2018
    Assignee: Skyworks Solutions. Inc.
    Inventors: Kim Rene Smith, Paul T. DiCarlo, Michael David Hill
  • Publication number: 20180183431
    Abstract: Disclosed herein are systems and methods for reducing intermodulation distortion (IMD) in switches using parallel distorter circuits. A switch circuit can include having a switch arm and a distorter arm that is configured to act as a compensation circuit to compensate for non-linearities in the switch arm. The switch circuit can include a plurality of FETs in the switch arm configured to provide switching functionality. The distorter arm is configured to compensate for a non-linearity effect generated by the FETs of the switch arm when it is in an ON state. The distorter arm is configured to compensate for the non-linearity effect generated by the switch arm independent of the frequency of the signal received by the switch arm. Various configurations of switch arms and distorter arms can be implemented to reduce harmonic distortion as well as intermodulation distortion.
    Type: Application
    Filed: December 22, 2017
    Publication date: June 28, 2018
    Inventors: Yu Zhu, Hanching Fuh, Oleksiy Klimashov, Dylan Charles Bartle, Paul T. DiCarlo
  • Publication number: 20180167037
    Abstract: A linearization circuit that reduces intermodulation distortion in an amplifier output receives a first signal that includes a first frequency and a second frequency and generates a difference signal having a frequency approximately equal to the difference of the first frequency and the second frequency. The linearization circuit generates an envelope signal based at least in part on a power level of the first signal and adjusts a magnitude of the difference signal based on the envelope signal. When the amplifier receives the first signal at an input terminal and the adjusted signal at a second terminal, intermodulation between the adjusted signal and the first signal cancels at least a portion of the intermodulation products that result from the intermodulation of the first frequency and the second frequency.
    Type: Application
    Filed: November 20, 2017
    Publication date: June 14, 2018
    Inventors: Yu Zhu, Boshi Jin, Steven Christopher Sprinkle, Florinel G. Balteanu, Oleksiy Klimashov, Dylan Charles Bartle, Paul T. DiCarlo
  • Publication number: 20180159478
    Abstract: Disclosed herein are power amplification (PA) systems configured to amplify a signal, such as a radio-frequency signal. The PA system includes a plurality of power amplifiers that are configured to amplify a signal received at a signal input and to output the amplified signal at a signal output. The power amplifiers are configured to receive a supply voltage that is a combination of a battery voltage and an envelope tracking signal. The PA system includes a PA controller configured to control the power amplifiers based at least in part on the battery voltage or a power output of the power amplifiers. The PA controller can be configured to alter impedance matching components of the PA system to reconfigure a load line of the power amplifiers.
    Type: Application
    Filed: October 31, 2017
    Publication date: June 7, 2018
    Inventors: Florinel G. Balteanu, Paul T. DiCarlo, Boshi Jin, Steven Christopher Sprinkle, David Scott Whitefield
  • Publication number: 20180138862
    Abstract: Disclosed herein are circuits, devices and methods that address challenges associated with power amplifier systems. A power amplifier system includes two or more fast error amplifiers coupled to corresponding power amplifiers. The fast error amplifiers are configured to generate envelope tracking signals based on a signal envelope, the envelope tracking signals modifying a DC-DC regulated voltage from a DC-DC converter to more efficiently operate the power amplifiers. By splitting the envelope tracking between two or more fast error amplifiers and amplification between corresponding two or more power amplifiers, the power, frequency or bandwidth, linearity, signal-to-noise ratio, efficiency, or the like of the power amplifier system can be improved. Wireless communications configurations with such power amplifier systems can provide uplink carrier aggregation and/or cellular signals based on standards and protocols that require increased bandwidth and/or power.
    Type: Application
    Filed: November 13, 2017
    Publication date: May 17, 2018
    Inventors: Florinel G. Balteanu, Serge Francois Drogi, Boshi Jin, Paul T. DiCarlo
  • Patent number: 9973148
    Abstract: Aspects of this disclosure relate to a radio frequency system that includes an envelope generator configured to generate an envelope signal corresponding to an envelope of a radio frequency signal and at least two radio frequency components coupled to the envelope generator. One of the radio frequency components is a radio frequency switch configured to pass the radio frequency signal. The radio frequency switch is configured to receive the envelope signal to cause intermodulation distortion associated with the radio frequency switch to be reduced.
    Type: Grant
    Filed: August 7, 2017
    Date of Patent: May 15, 2018
    Assignee: Skyworks Solutions, Inc.
    Inventors: Yu Zhu, Oleksiy Klimashov, Hailing Wang, Dylan Charles Bartle, Paul T. DiCarlo
  • Publication number: 20180091131
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in parallel with an auxiliary path, both the main path and the auxiliary path having a plurality of field-effect transistors. The circuit assembly also includes a first gate bias network connected to the main path. The circuit assembly also includes a second gate bias network connected to a first subset of the plurality of FETs of the auxiliary path. The circuit assembly also includes a third gate bias network connected to a second subset of the plurality of FETs of the auxiliary path, the second gate bias network and the third gate bias network being independently configurable to improve linearity of the switching function.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Publication number: 20180091134
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in parallel with an auxiliary path. The circuit assembly also includes a first gate bias network connected to the main path. The circuit assembly also includes a second gate bias network connected to the auxiliary path, the second gate bias network configured to improve linearity of the switching function.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Publication number: 20180091136
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in parallel with an auxiliary path. The circuit assembly also includes a gate bias network connected to the main path and to the auxiliary path, the main path and the auxiliary path each having different structures that are configured to improve linearity of the switching function.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Publication number: 20180091132
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in parallel with an auxiliary path, both the main path and the auxiliary path having a plurality of field-effect transistors. The circuit assembly also includes a first gate bias network connected to the main path. The circuit assembly also includes a second gate bias network connected to a first subset of the plurality of FETs of the auxiliary path. The circuit assembly also includes a third gate bias network connected to a second subset of the plurality of FETs of the auxiliary path so that the third gate bias network switches on the auxiliary path when the main path is on for nonlinear cancellation, and switches off the auxiliary path when the main path is off to enable the branch to withstand maximum voltage swings.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Publication number: 20180091135
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in series with an auxiliary path. The circuit assembly also includes a first gate bias network connected to the main path. The circuit assembly also includes a second gate bias network connected to the auxiliary path, the second gate bias network configured to improve linearity of the switching function.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Publication number: 20180091133
    Abstract: Disclosed herein are switching or other active FET configurations that implement a main-auxiliary branch design. Such designs include a circuit assembly for performing a switching function that includes a branch including a main path in parallel with a first auxiliary path and the main path in series with a second auxiliary path. The circuit assembly also includes a first gate bias network connected to the main path. The circuit assembly also includes a second gate bias network connected to the first auxiliary path. The circuit assembly also includes a third gate bias network connected to the second auxiliary path, the second gate bias network and the third gate bias network configured to improve linearity of the switching function.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 29, 2018
    Inventors: Hailing Wang, Dylan Charles Bartle, Hanching Fuh, Jerod F. Mason, David Scott Whitefield, Paul T. DiCarlo
  • Patent number: 9917563
    Abstract: Apparatus and methods for biasing of power amplifiers are disclosed. In one embodiment, a mobile device includes a transceiver that generates a radio frequency signal and a power amplifier enable signal, a power amplifier that provides amplification to the radio frequency signal and that is biased by a bias signal, and a bias circuit that receives the power amplifier enable signal and generates the bias signal. The bias circuit includes a gain correction circuit that generates a correction current in response to activation of the power amplifier enable signal, and a primary biasing circuit that generates the bias signal based on the correction current and the power amplifier enable signal.
    Type: Grant
    Filed: December 13, 2016
    Date of Patent: March 13, 2018
    Assignee: SKYWORKS SOLUTIONS, INC.
    Inventors: Ping Li, Paul T. DiCarlo
  • Publication number: 20180069511
    Abstract: A linearization circuit reduces intermodulation distortion in an amplifier that includes a first stage and a second stage. The linearization circuit receives a first signal that includes a first frequency and a second frequency and generates a difference signal having a frequency approximately equal to the difference of the first frequency and the second frequency, generates an envelope signal based at least in part on a power level of the first signal, and adjusts a magnitude of the difference signal based on the envelope signal. When the amplifier receives the first signal at an input terminal, the first stage receives the adjusted signal, and the second stage does not receive the adjusted signal, intermodulation between the adjusted signal and the first signal cancels at least a portion of the intermodulation between the first frequency and the second frequency from the output of the amplifier.
    Type: Application
    Filed: August 17, 2017
    Publication date: March 8, 2018
    Inventors: Yu Zhu, Dylan Charles Bartle, Oleksiy Klimashov, Paul T. DiCarlo
  • Patent number: 9893682
    Abstract: A linearization circuit that reduces intermodulation distortion in an amplifier output receives a first signal that includes a first frequency and a second frequency and generates a difference signal having a frequency approximately equal to the difference of the first frequency and the second frequency. The linearization circuit generates an envelope signal based at least in part on a power level of the first signal and adjusts a magnitude of the difference signal based on the envelope signal. When the amplifier receives the first signal at an input terminal and the adjusted signal at a second terminal, intermodulation between the adjusted signal and the first signal cancels at least a portion of the intermodulation products that result from the intermodulation of the first frequency and the second frequency.
    Type: Grant
    Filed: June 24, 2016
    Date of Patent: February 13, 2018
    Assignee: Skyworks Solutions, Inc.
    Inventors: Yu Zhu, Boshi Jin, Steven Christopher Sprinkle, Florinel G. Balteanu, Oleksiy Klimashov, Dylan Charles Bartle, Paul T. DiCarlo
  • Publication number: 20180041170
    Abstract: Aspects of this disclosure relate to a radio frequency system that includes an envelope generator configured to generate an envelope signal corresponding to an envelope of a radio frequency signal and at least two radio frequency components coupled to the envelope generator. One of the radio frequency components is a radio frequency switch configured to pass the radio frequency signal. The radio frequency switch is configured to receive the envelope signal to cause intermodulation distortion associated with the radio frequency switch to be reduced.
    Type: Application
    Filed: August 7, 2017
    Publication date: February 8, 2018
    Inventors: Yu Zhu, Oleksiy Klimashov, Hailing Wang, Dylan Charles Bartle, Paul T. DiCarlo
  • Publication number: 20180041204
    Abstract: Aspects of this disclosure relate to a switching circuit with enhanced linearity. The switching circuit can include a switch and an envelope generator. The switch can receive an input signal, provide an output signal, and receive an envelope signal corresponding to an envelope of the input signal. The envelope generator can generate the envelope signal so as to cause intermodulation distortion in the output signal to be reduced to cause linearity of the switch to be improved.
    Type: Application
    Filed: August 7, 2017
    Publication date: February 8, 2018
    Inventors: Yu Zhu, Oleksiy Klimashov, Hailing Wang, Dylan Charles Bartle, Paul T. DiCarlo