Patents by Inventor Peter Hazucha

Peter Hazucha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7015720
    Abstract: A circuit includes a first driver, a second driver, and a transformer coupled to the first and second driver. In operation, the first driver receives a first signal from a first input port, the second driver receives a time-delayed version of the first signal from a second input port, and the transformer provides provide an output signal to an output port. A method includes receiving a first input signal, receiving a second input signal, and then processing the first input signal and the second input signal. The second input signal is a time-delayed version of the first input signal and the processing of the first input signal and the second input signal generates a half-raised cosine signal.
    Type: Grant
    Filed: December 29, 2003
    Date of Patent: March 21, 2006
    Assignee: Intel Corporation
    Inventors: Gerhard Schrom, Peter Hazucha, Jae-Hong Hahn, Vivek K. De
  • Publication number: 20060041763
    Abstract: A system is disclosed. The system includes a load, a voltage regulator circuit coupled to the load a power supply, a load coupled to the power supply to receive one or more voltages from the power supply, and a digital bus, coupled between the power supply and the load. The digital bus transmits power consumption measurements from the load to the power supply and transmits power consumption measurements from the power supply to the load.
    Type: Application
    Filed: August 19, 2004
    Publication date: February 23, 2006
    Inventors: Shekhar Borkar, Tanay Karnik, Peter Hazucha, Gerhard Schrom, Greg Dermer
  • Publication number: 20060038543
    Abstract: DC/DC converters using dynamically adjusted variable size switches are described herein. In one embodiment, a power switch includes multiple switching elements coupled to each other, each of the switching elements independently switching to convert an input voltage to an output voltage of a DC/DC converter, and a duty cycle of the DC/DC converter being determined based on a duty cycle of each of the switching elements. Other methods and apparatuses are also described.
    Type: Application
    Filed: August 23, 2004
    Publication date: February 23, 2006
    Inventors: Peter Hazucha, Sung Moon, Gerhard Schrom, Tanay Karnik, Vivek De
  • Publication number: 20060033553
    Abstract: Stepwise drivers for DC/DC converters are described herein. In one embodiment, a stepwise driver is provided to charge or discharge a gate capacitance of a power switch of a DC/DC converter. In a particular embodiment, a stepwise driver example includes multiple switching elements to sequentially switch to charge a gate capacitance of a power switch of a DC/DC converter from a first voltage to a second voltage in multiple steps. Other methods and apparatuses are also described.
    Type: Application
    Filed: August 16, 2004
    Publication date: February 16, 2006
    Inventors: Peter Hazucha, Sung Moon, Gerhard Schrom, Tanay Karnik, Vivek De
  • Patent number: 6995605
    Abstract: A resonance suppression circuit is provided to suppress resonance on a power grid of a chip or die. The resonance suppression circuit may include a band-pass filter portion, a comparator portion, an amplification portion and a current dissipation portion. The band-pass filter portion may include an inverter coupled between two signal lines of the power grid. The comparator portion may sense voltage fluctuations at approximately the resonance frequency and trigger the current dissipation portion to turn ON and thereby change the frequency spectrum of the load current on the power grid to suppress the power grid resonance.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: February 7, 2006
    Assignee: Intel Corporation
    Inventors: Peter Hazucha, Jianping Xu, Gerhard Schrom, Tanay Karnik, Fabrice Paillet, Vivek K. De
  • Publication number: 20050286280
    Abstract: Droop-control circuitry of a multiphase power converter determines when multiphase switching signals are concurrently at either a high or low state and temporarily clamps the output of the power converter to either a high or low voltage level in response thereto.
    Type: Application
    Filed: June 25, 2004
    Publication date: December 29, 2005
    Inventors: Gerhard Schrom, Peter Hazucha, Vivek De, Tanay Karnik
  • Publication number: 20050242791
    Abstract: A series voltage regulator circuit includes first and second voltage regulators, a first controller to control an output voltage of the first voltage regulator, and a second controller to control an output voltage of the second voltage regulator. The voltage regulators preferably include internal control loops which rapidly respond to the load variations, however the controllers operate independently from these variations. By isolating the controllers from the load, the controllers are able to maintain the output of the regulators at a constant value. In one embodiment, the voltage regulators are connected in a push-pull configuration for driving the load.
    Type: Application
    Filed: April 30, 2004
    Publication date: November 3, 2005
    Inventors: Saravanan Rajapandian, Peter Hazucha, Tanay Karnik
  • Publication number: 20050218972
    Abstract: A resonance suppression circuit is provided to suppress resonance on a power grid of a chip or die. The resonance suppression circuit may include a band-pass filter portion, a comparator portion, an amplification portion and a current dissipation portion. The band-pass filter portion may include an inverter coupled between two signal lines of the power grid. The comparator portion may sense voltage fluctuations at approximately the resonance frequency and trigger the current dissipation portion to turn ON and thereby change the frequency spectrum of the load current on the power grid to suppress the power grid resonance.
    Type: Application
    Filed: March 31, 2004
    Publication date: October 6, 2005
    Inventors: Peter Hazucha, Jianping Xu, Gerhard Schrom, Tanay Karnik, Fabrice Paillet, Vivek De
  • Publication number: 20050156704
    Abstract: A transformer is provided that includes a plurality of metal lines and a magnetic material provided about the plurality of metal lines. The magnetic material may include a structure to reduce Eddy currents flowing in the magnetic material. This structure may be a plurality of slots extending perpendicular to the metal lines. This structure may also be a laminated structure.
    Type: Application
    Filed: January 21, 2004
    Publication date: July 21, 2005
    Inventors: Donald Gardner, Peter Hazucha, Gerhard Schrom, Tanay Karnik, Vivek De
  • Publication number: 20050146356
    Abstract: A circuit includes a first driver, a second driver, and a transformer coupled to the first and second driver. In operation, the first driver receives a first signal from a first input port, the second driver receives a time-delayed version of the first signal from a second input port, and the transformer provides provide an output signal to an output port. A method includes receiving a first input signal, receiving a second input signal, and then processing the first input signal and the second input signal. The second input signal is a time-delayed version of the first input signal and the processing of the first input signal and the second input signal generates a half-raised cosine signal.
    Type: Application
    Filed: December 29, 2003
    Publication date: July 7, 2005
    Inventors: Gerhard Schrom, Peter Hazucha, Jae-Hong Hahn, Vivek De
  • Publication number: 20050140415
    Abstract: A timing circuit independently controls placement of the positive and negative edges of a periodic signal. This signal may then be used to control a wide variety of integrated circuit applications. The timing circuit includes separate programmable delay lines and a signal processor. Each delay line delays an input clock signal by a different increment of time. The signal processor then generates a timing signal from the clock signal, where the timing signal has a first edge controlled by the first delayed clock signal and a second edge controlled by the second delayed clock signal. The edges may be controlled so that the timing signal assumes different logical values for different amounts of time, thereby customizing the signal to any application. An example of one application includes using the timing signal control switching in a DC-DC converter.
    Type: Application
    Filed: December 31, 2003
    Publication date: June 30, 2005
    Inventors: Peter Hazucha, Gerhard Schrom, Tanay Karnik, Vivek De
  • Publication number: 20050134347
    Abstract: A latch includes a memory unit, a transfer unit, an inversion unit, and an output unit. The Memory unit includes a number of storage nodes. The transfer unit transfers a data from a data input node to the storage nodes via a plurality of data paths. Each of the data paths includes a pass element controlled by a pulse. The inversion unit inverts the data before the data is transferred from the data input node to at least one of the storage nodes. The output unit outputs the data from the memory unit to a latch output node. The memory unit, the transfer unit, the inversion unit, and the output unit of the latch form a soft-error rate hardened latch structure with a reduced number of elements and reduced power consumption.
    Type: Application
    Filed: December 19, 2003
    Publication date: June 23, 2005
    Inventors: Stefan Rusu, Peter Hazucha, Tanay Karnik
  • Publication number: 20050083106
    Abstract: In an embodiment, a switched capacitor transformer transfers a differential reference voltage at its input ports to its output ports, where a capacitor is switched so that the capacitor is coupled to the input ports during a first portion of a cycle of operation and then coupled to the output ports during a second portion of the cycle of operation, where the first and second portions of the cycle of operation are non-overlapping. Other embodiments are described and claimed.
    Type: Application
    Filed: October 15, 2003
    Publication date: April 21, 2005
    Inventors: Peter Hazucha, Tanay Karnik
  • Publication number: 20050068015
    Abstract: A transistor may operate as a sleep transistor or as a regulator.
    Type: Application
    Filed: September 29, 2003
    Publication date: March 31, 2005
    Inventors: Peter Hazucha, Tanay Karnik
  • Patent number: 6838863
    Abstract: Embodiments of the present invention relate to independently switched inductors in a voltage converter. Each voltage transforming inductor of a voltage converter may be deignated a switch or bridge at each opposing terminal. The function of these switches is to periodically reverse the polarity of voltage across the inductors. By configuring independently switched inductors in series, the frustration of voltage tolerance limitations of the switches is mitigated.
    Type: Grant
    Filed: December 30, 2002
    Date of Patent: January 4, 2005
    Assignee: Intel Corporation
    Inventors: Peter Hazucha, Gerhard Schrom, Tanay Karnik, Volkan Kursun, Siva Narendra
  • Patent number: 6819573
    Abstract: A DC to DC switching power converter includes switching elements having capacitive gate control inputs, an energy storage element and driver circuitry. The driver circuitry generates a partial-swing switching signal to at least one of switching elements to achieve efficiency improvement by reducing the energy required to charge and discharge the capacitance of the gate control input. In one embodiment, the switching power converter is fabricated on a semiconductor die to generate an output voltage to one or more functional unit blocks on the die. Several power converters can be combined to form an on-die multiphase power converter.
    Type: Grant
    Filed: November 7, 2001
    Date of Patent: November 16, 2004
    Assignee: Intel Corporation
    Inventor: Peter Hazucha
  • Publication number: 20040222492
    Abstract: A transformer integrated on a die, the transformer comprising a set of conductive lines formed on the die within one layer and interconnected among each other so that no two lines belonging to any one winding are nearest neighbors. The set of conductive lines is surrounded by a magnetic material, which may be amorphous CoZrTa, CoFeHfO, CoAlO, FeSiO, CoFeAlO, CoNbTa, CoZr, and other amorphous cobalt alloys. The transformer may be operated at frequencies higher than 10 MHz and as high as 1 GHz, with relatively low resistance and relatively high magnetic coupling between the windings.
    Type: Application
    Filed: May 5, 2003
    Publication date: November 11, 2004
    Inventors: Donald S. Gardner, Peter Hazucha, Gerhard Schrom
  • Patent number: 6801026
    Abstract: According to some embodiments, a plurality of single-phase hysteretic converters operate in accordance with associated synchronization signals.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: October 5, 2004
    Assignee: Intel Corporation
    Inventors: Gerhard Schrom, Jae-Hong Hahn, Peter Hazucha
  • Patent number: 6798256
    Abstract: A buffer circuit includes a resonant circuit. An output of the resonant buffer circuit transitions once for three transitions on an input.
    Type: Grant
    Filed: April 30, 2003
    Date of Patent: September 28, 2004
    Assignee: Intel Corporation
    Inventors: Peter Hazucha, Gerhard Schrom, Jae-Hong Hahn
  • Patent number: 6798248
    Abstract: According to some embodiments, non-overlapping clocks are to be generated.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: September 28, 2004
    Assignee: Intel Corporation
    Inventors: Peter Hazucha, Tanay Karnik