Patents by Inventor Soon-In Cho

Soon-In Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180337120
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip and a second semiconductor chip adjacent to each other on the substrate, and a plurality of bumps on lower surfaces of the first and second semiconductor chips. The first and second semiconductor chips have facing first side surfaces and second side surfaces opposite to the first side surfaces. The bumps are arranged at a higher density in first regions adjacent to the first side surfaces than in second regions adjacent to the second side surfaces.
    Type: Application
    Filed: October 27, 2017
    Publication date: November 22, 2018
    Inventors: Kyong Soon CHO, Jae Eun LEE
  • Publication number: 20180315772
    Abstract: A three-dimensional semiconductor memory device includes a substrate including a cell array region and a connection region and an electrode structure including first and second electrodes alternatingly and vertically stacked on the substrate and having a stair-step structure on the connection region. Each of the first and second electrodes may include electrode portions provided on the cell array region to extend in a first direction and to be spaced apart from each other in a second direction perpendicular to the first direction, an electrode connecting portion provided on the connection region to extend in the second direction and to horizontally connect the electrode portions to each other, and protrusions provided on the connection region to extend from the electrode connecting portion in the first direction and to be spaced apart from each other in the second direction.
    Type: Application
    Filed: June 26, 2018
    Publication date: November 1, 2018
    Inventors: Chang-Sup Lee, Sung-Hun Lee, Joonhee Lee, Seong Soon Cho
  • Patent number: 10105102
    Abstract: Provided is a body-implantable package for processing biosensed-data for wireless communication to an external device. The package includes a tube closed by a cover, therein, a chip with a strained layer affixed thereto to form a flexible laminar circuit. The cover is fitted over an open end of the tube after the laminated chip and strained layer are inserted therein. The chip is constructed of and rolled in one or more turns into a generally cylindrical shape. The strained layer is affixed to a surface of the chip automatically to cause the flexible laminar circuit to curl into a generally cylindrical shape to fit within the tube.
    Type: Grant
    Filed: May 4, 2015
    Date of Patent: October 23, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Mitsuo Umemoto, Yung-Cheol Kong, Woon-Bae Kim, Pyoung-Wan Kim, Kyong-Soon Cho
  • Publication number: 20180301443
    Abstract: A semiconductor package includes a first semiconductor chip on a substrate, a second semiconductor chip on the substrate and spaced apart from the first semiconductor device, a mold layer on the substrate and covering sides of the first and second semiconductor chips, and an image sensor unit on the first and second semiconductor chips and the mold layer. The image sensor unit is electrically connected to the first semiconductor chip.
    Type: Application
    Filed: October 18, 2017
    Publication date: October 18, 2018
    Inventors: JICHUL KIM, CHAJEA JO, SANG-UK HAN, KYOUNG SOON CHO, JAE CHOON KIM, WOOHYUN PARK
  • Publication number: 20180297547
    Abstract: An air belt apparatus for a vehicle may include an air belt coupled to an inflator formed at a predetermined position in a seat back, the air belt being configured to be placed on a shoulder portion of a driver, and a seat belt including a webbing passing through the air belt, the webbing being extracted from a retractor spaced from the inflator with a predetermined distance.
    Type: Application
    Filed: December 29, 2017
    Publication date: October 18, 2018
    Applicants: Hyundai Motor Company, Kia Motors Corporation
    Inventors: Soo-Chul LEE, Taeg-Young An, Jae-Soon Cho
  • Publication number: 20180240805
    Abstract: A vertical memory device may include a plurality of word lines spaced apart in a first direction, each extending in a second direction perpendicular to the first direction and having a first width in a third direction perpendicular to the first and second directions, a dummy word line over an uppermost word line, including an opening and having a portion thereof with the first width in the third direction, a first string selection line (SSL) and a second string selection line (SSL) over the dummy word line, the first and second SSLs being at substantially the same level along the first direction, each of the first and second SSLs having a second width less than the first width in the third direction, and a plurality of vertical channel structures, each through the word lines, the dummy word line, and one of the first and second SSLs.
    Type: Application
    Filed: April 19, 2018
    Publication date: August 23, 2018
    Inventors: Seok-Jung YUN, Joon-Hee LEE, Seong-Soon CHO
  • Patent number: 10043816
    Abstract: A semiconductor memory device includes a stack of word lines and insulating patterns. Cell pillars extend vertically through the stack of word lines and insulating patterns with memory cells being formed at the junctions of the cell pillars and the word lines. A ratio of the thickness of the word lines to the thickness of immediately neighboring insulating patterns is different at different locations along one or more of the cell pillars. Related methods of manufacturing and systems are also disclosed.
    Type: Grant
    Filed: September 2, 2014
    Date of Patent: August 7, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kim Taekyung, Kwang Soo Seol, Seong Soon Cho, Sunghoi Hur, Jintae Kang
  • Patent number: 10032791
    Abstract: A three-dimensional semiconductor memory device includes a substrate including a cell array region and a connection region and an electrode structure including first and second electrodes alternatingly and vertically stacked on the substrate and having a stair-step structure on the connection region. Each of the first and second electrodes may include electrode portions provided on the cell array region to extend in a first direction and to be spaced apart from each other in a second direction perpendicular to the first direction, an electrode connecting portion provided on the connection region to extend in the second direction and to horizontally connect the electrode portions to each other, and protrusions provided on the connection region to extend from the electrode connecting portion in the first direction and to be spaced apart from each other in the second direction.
    Type: Grant
    Filed: January 11, 2017
    Date of Patent: July 24, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang-Sup Lee, Sung-Hun Lee, Joonhee Lee, Seong Soon Cho
  • Patent number: 9985041
    Abstract: A vertical memory device may include a plurality of word lines spaced apart in a first direction, each extending in a second direction perpendicular to the first direction and having a first width in a third direction perpendicular to the first and second directions, a dummy word line over an uppermost word line, including an opening and having a portion thereof with the first width in the third direction, a first string selection line (SSL) and a second string selection line (SSL) over the dummy word line, the first and second SSLs being at substantially the same level along the first direction, each of the first and second SSLs having a second width less than the first width in the third direction, and a plurality of vertical channel structures, each through the word lines, the dummy word line, and one of the first and second SSLs.
    Type: Grant
    Filed: October 17, 2016
    Date of Patent: May 29, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seok-Jung Yun, Joon-Hee Lee, Seong-Soon Cho
  • Publication number: 20180122819
    Abstract: A vertical memory device includes a substrate having a cell array region and a connection region positioned on an exterior of the cell array region. Gate electrode layers are stacked on the cell array region and the connection region of the substrate, forming a stepped structure in the connection region. Channel structures are disposed in the cell array region, extending in a direction perpendicular to an upper surface of the substrate, while passing through the gate electrode layers. Dummy channel structures are disposed in the connection region, extending in the same direction as the channel structures, while passing through the gate electrode layers forming the stepped structure. First semiconductor patterns are disposed below the channel structures, and second semiconductor patterns are disposed below the dummy channel structures. The first and second semiconductor patterns include polycrystalline semiconductor materials.
    Type: Application
    Filed: March 21, 2017
    Publication date: May 3, 2018
    Inventors: JAE JOO SHIM, SEONG SOON CHO, JI HYE KIM, KYUNG JUN SHIN
  • Patent number: 9941277
    Abstract: A semiconductor device can include a plurality of active patterns protruding from a substrate and spaced apart on the substrate by first and second distances. A plurality of selective epitaxial growth portions can be each grown on an upper surface of a respective one of the plurality of active patterns. A source/drain contact can be extending across the plurality of selective epitaxial growth portions to remain above top surfaces of first ones of plurality of active patterns that are spaced apart by the first distance between the first ones of plurality of active patterns and can include an extension that extends toward the substrate to below top surfaces of two of the plurality of active patterns that are spaced apart by the second distance between the two of the plurality of active patterns.
    Type: Grant
    Filed: February 26, 2016
    Date of Patent: April 10, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Changseop Yoon, Soon Cho
  • Patent number: 9865552
    Abstract: A water level package includes a substrate, a plurality of semiconductor chips mounted on the substrate, and molding members that contact the substrate and the plurality of semiconductor chips and are formed on the substrate. The molding members include two or more molding members that have coefficients of thermal expansion (CTEs) different from each other.
    Type: Grant
    Filed: January 21, 2016
    Date of Patent: January 9, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Han-Sung Ryu, Kyong-soon Cho
  • Publication number: 20170345494
    Abstract: Semiconductor devices are provided. A semiconductor device includes a stack of alternating gates and insulating layers. The semiconductor device includes a dummy cell region. The semiconductor device includes a plurality of bit lines and a plurality of auxiliary bit lines. Some of the plurality of auxiliary bit lines have different respective lengths. Related methods of forming semiconductor devices are also provided.
    Type: Application
    Filed: August 21, 2017
    Publication date: November 30, 2017
    Inventors: Joonhee Lee, Jiyoung Kim, Jintaek Park, Seong Soon Cho
  • Patent number: 9812526
    Abstract: A three-dimensional (3D) semiconductor device includes a plurality of gate electrodes stacked on a substrate in a direction normal to a top surface of the substrate, a channel structure passing through the gate electrodes and connected to the substrate, and a void disposed in the substrate and positioned below the channel structure.
    Type: Grant
    Filed: September 8, 2016
    Date of Patent: November 7, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyung-Jun Shin, Byoungil Lee, Dongseog Eun, Hyunkook Lee, Seong Soon Cho
  • Patent number: 9773546
    Abstract: Semiconductor devices are provided. A semiconductor device includes a stack of alternating gates and insulating layers. The semiconductor device includes a dummy cell region. The semiconductor device includes a plurality of bit lines and a plurality of auxiliary bit lines. Some of the plurality of auxiliary bit lines have different respective lengths. Related methods of forming semiconductor devices are also provided.
    Type: Grant
    Filed: December 15, 2015
    Date of Patent: September 26, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joonhee Lee, Jiyoung Kim, Jintaek Park, Seong Soon Cho
  • Patent number: 9751490
    Abstract: A side airbag for a vehicle is provided. The side airbag includes an airbag cushion and a diffuser that is configured to diffuse gas within the interior of the airbag cushion. A vent aperture is configured to communicate within an interior of the airbag cushion to an exterior of the airbag cushion. A first seam line is formed in a shape that obstructs the vent aperture.
    Type: Grant
    Filed: September 7, 2016
    Date of Patent: September 5, 2017
    Assignee: Hyundai Motor Company
    Inventors: Eung Man Kim, Kyu Jong Kim, Jae Soon Cho
  • Patent number: 9728497
    Abstract: A substrate structure may include a base substrate, a plurality of unit substrate regions arranged on the base substrate in one or more rows and one or more columns and spaced apart from one another, and dummy substrate regions between the unit substrate regions. In a row direction or a column direction, a first pitch between central points of two adjacent unit substrate regions among the unit substrate regions and a second pitch between central points of two adjacent second unit substrate regions among the unit substrate regions are different from each other.
    Type: Grant
    Filed: June 12, 2016
    Date of Patent: August 8, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yu-duk Kim, Kyong-soon Cho, Shle-ge Lee, Da-hee Park
  • Publication number: 20170207238
    Abstract: A three-dimensional semiconductor memory device includes a substrate including a cell array region and a connection region and an electrode structure including first and second electrodes alternatingly and vertically stacked on the substrate and having a stair-step structure on the connection region. Each of the first and second electrodes may include electrode portions provided on the cell array region to extend in a first direction and to be spaced apart from each other in a second direction perpendicular to the first direction, an electrode connecting portion provided on the connection region to extend in the second direction and to horizontally connect the electrode portions to each other, and protrusions provided on the connection region to extend from the electrode connecting portion in the first direction and to be spaced apart from each other in the second direction.
    Type: Application
    Filed: January 11, 2017
    Publication date: July 20, 2017
    Inventors: Chang-Sup Lee, Sung-Hun Lee, Joonhee Lee, Seong Soon Cho
  • Publication number: 20170207155
    Abstract: A printed circuit board (PCB) reducing a thickness of a semiconductor package and improving reliability of the semiconductor package, a semiconductor package including the PCB, and a method of manufacturing the PCB may be provided. The PCB may include a substrate base having at least one base layer, and a plurality of wiring layers disposed on a top surface and a bottom surface of the at least one base layer, the plurality of wiring layers defining a plurality of wiring patterns, respectively may be provided. An elastic modulus of a conductive material of one wiring pattern of at least one wiring layer from among the plurality of wiring layers may be less than a conductive material of another wiring pattern.
    Type: Application
    Filed: January 4, 2017
    Publication date: July 20, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-suk KIM, Kyong-soon CHO, Shle-ge LEE, Yu-duk KIM
  • Publication number: 20170207220
    Abstract: A vertical memory device may include a plurality of word lines spaced apart in a first direction, each extending in a second direction perpendicular to the first direction and having a first width in a third direction perpendicular to the first and second directions, a dummy word line over an uppermost word line, including an opening and having a portion thereof with the first width in the third direction, a first string selection line (SSL) and a second string selection line (SSL) over the dummy word line, the first and second SSLs being at substantially the same level along the first direction, each of the first and second SSLs having a second width less than the first width in the third direction, and a plurality of vertical channel structures, each through the word lines, the dummy word line, and one of the first and second SSLs.
    Type: Application
    Filed: October 17, 2016
    Publication date: July 20, 2017
    Inventors: Seok-Jung YUN, Joon-Hee LEE, Seong Soon CHO