Patents by Inventor Wei Hwang

Wei Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150335788
    Abstract: A therapeutic patch includes at least one layer of a nanofiber fabric and at least one of a plurality of stem cells or a plurality of stem cell-derived paracrine factors embedded in the nanofiber fabric. The therapeutic patch is produced such that the nanofiber fabric is formed of a nanofiber web.
    Type: Application
    Filed: March 5, 2015
    Publication date: November 26, 2015
    Inventors: Zhiyong Xia, Chao-Wei Hwang, Xiomara Calderon-Colon, Virginia E. Bogdan, Peter V. Johnston
  • Patent number: 9142285
    Abstract: A multi-port SRAM with shared write bit-line architecture and selective read path for low power operation includes a first memory cell, a second memory cell, and a common switch set. The second memory cell makes use of the common switch set to share the A-port write bit-line and the B-port write bit-line with the first memory cell so as to reduce half write bit-line number and reduce the write current consumption caused by pre-charging the bit-line to VDD. It also provides a selective read path structure for read operation. Replacing the ground connection in the read port with a virtual VSS controlled by a Y-select signal reduces read-port current consumption.
    Type: Grant
    Filed: December 13, 2013
    Date of Patent: September 22, 2015
    Assignee: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Wei Hwang, Dao-Ping Wang
  • Publication number: 20150217030
    Abstract: Certain embodiments according to the present invention provide a method for forming medical devices conformally coated with a hydrogel having a wide variety of therapeutic uses. In one aspect, certain embodiments of the invention provide a method for forming a hydrogel-coated medical device comprising immersing a medical device in a polymer solution to form an adhesive layer on an outer surface of the medical device and contacting the medical device with a hydrogel precursor solution having a pH of less than 7 to react the adhesive layer with the hydrogel precursor solution and form a conformal hydrogel coating.
    Type: Application
    Filed: February 5, 2015
    Publication date: August 6, 2015
    Inventors: Jason J. Benkoski, Peter V. Johnston, Chao-Wei Hwang, Gary Gerstenblith, Robert G. Weiss, Gordon Tomaselli, Steven P. Schulman, Jeffrey A. Brinker
  • Publication number: 20150209299
    Abstract: A medical device includes a plurality of drug-eluting nanofibers directly or indirectly located over an outer surface of the medical device, or utilized independently as a tissue engineering scaffold. The plurality of drug-eluting nanofibers include one or more therapeutic agents.
    Type: Application
    Filed: January 28, 2015
    Publication date: July 30, 2015
    Inventors: Zhiyong Xia, Chao-Wei Hwang
  • Publication number: 20150170734
    Abstract: A multi-port SRAM with shared write bit-line architecture and selective read path for low power operation includes a first memory cell, a second memory cell, and a common switch set. The second memory cell makes use of the common switch set to share the A-port write bit-line and the B-port write bit-line with the first memory cell so as to reduce half write bit-line number and reduce the write current consumption caused by pre-charging the bit-line to VDD. It also provides a selective read path structure for read operation. Replacing the ground connection in the read port with a virtual VSS controlled by a Y-select signal reduces read-port current consumption.
    Type: Application
    Filed: December 13, 2013
    Publication date: June 18, 2015
    Applicant: National Chiao Tung University
    Inventors: Wei HWANG, Dao-Ping WANG
  • Patent number: 8891289
    Abstract: A 10-transistor dual-port SRAM with shared bit-line architecture includes a first memory cell and a second memory cell. The first memory cell has a first storage unit, a first switch set, and a second switch set. The second memory cell has a second storage unit, a third switch set, and a fourth switch set. The second switch set is coupled to a complement first A-port bit line and a complement first B-port bit line, and connected to the first storage unit. The third switch set is connected to a complement second A-port bit line, a complement second B-port bit line, and the second storage unit. Thus, the second memory cell can make use of the third switch set to share the complement first A-port bit line and the complement first B-port bit line with the first memory cell.
    Type: Grant
    Filed: April 24, 2013
    Date of Patent: November 18, 2014
    Assignee: National Chiao Tung University
    Inventors: Wei Hwang, Dao-Ping Wang
  • Patent number: 8854897
    Abstract: A static random access memory apparatus and a bit-line voltage controller includes a controller, a pull-up circuit, a pull-down circuit and a voltage keeping circuit. The controller receives a bank selecting signal and a clock signal, and decides a pull-up time period, a pull-down time period and a voltage keeping time period according to the bank selecting signal and the clock signal. The pull-up circuit pulls up a bit-line power according to a first reference voltage within the pull-up time period. The pull-down circuit pulls down the bit-line power according to a second reference voltage within the pull-down time period. The voltage keeping circuit keeps the bit-line power to equal to an output voltage during the voltage keeping time period. The voltage keeping time period is after the pull-up time period and the pull-down time period.
    Type: Grant
    Filed: November 1, 2012
    Date of Patent: October 7, 2014
    Assignees: Faraday Technology Corp., National Chiao Tung University
    Inventors: Ching-Te Chuang, Nan-Chun Lien, Wei-Nan Liao, Chi-Hsin Chang, Hao-I Yang, Wei Hwang, Ming-Hsien Tu
  • Patent number: 8804445
    Abstract: The present invention provides an oscillator which is based on a 6T SRAM for measuring the Bias Temperature Instability. The oscillator includes a first control unit, a first inverter, a second control unit, and a second inverter. The first control unit is coupled with the first inverter. The second control unit is coupled with the second inverter. The first control unit and the second control unit is used to control the first inverter and the second inverter being selected, biased, and connected respectively, so that the NBTI and the PBTI of the SRAM can be measured separately, and the real time stability of the SRAM can be monitored immediately.
    Type: Grant
    Filed: May 31, 2012
    Date of Patent: August 12, 2014
    Assignee: National Chiao Tung University
    Inventors: Ching-Te Chuang, Shyh-Jye Jou, Wei Hwang, Ming-Chien Tsai, Yi-Wei Lin, Hao-I Yang, Ming-Hsien Tu, Wei-Chiang Shih, Nan-Chun Lien, Kuen-Di Lee
  • Publication number: 20140198562
    Abstract: A 10-transistor dual-port SRAM with shared bit-line architecture includes a first memory cell and a second memory cell. The first memory cell has a first storage unit, a first switch set, and a second switch set. The second memory cell has a second storage unit, a third switch set, and a fourth switch set. The second switch set is coupled to a complement first A-port bit line and a complement first B-port bit line, and connected to the first storage unit. The third switch set is connected to a complement second A-port bit line, a complement second B-port bit line, and the second storage unit. Thus, the second memory cell can make use of the third switch set to share the complement first A-port bit line and the complement first B-port bit line with the first memory cell.
    Type: Application
    Filed: April 24, 2013
    Publication date: July 17, 2014
    Applicant: National Chiao Tung University
    Inventors: Wei HWANG, Dao-Ping WANG
  • Patent number: 8773894
    Abstract: A static random access memory includes a pre-charger, a first cell column array/peripheral circuit, and a first ripple buffer. The pre-charger is connected to a first local bit line in order to pre-charge the first local bit line. The first cell column array/peripheral circuit is connected to the first local bit line and has a plurality of cells for temporarily storing data. The cells are connected to the first local bit line. The first ripple buffer is connected to the first local bit line and a second local bit line in order to send the data from the first local bit line to the second local bit line.
    Type: Grant
    Filed: November 26, 2012
    Date of Patent: July 8, 2014
    Assignee: National Chiao Tung University
    Inventors: Ching-Te Chuang, Hao-I Yang, Chien-Yu Lu, Chien-Hen Chen, Chi-Shin Chang, Po-Tsang Huang, Shu-Lin Lai, Wei Hwang, Shyh-Jye Jou, Ming-Hsien Tu
  • Publication number: 20140188213
    Abstract: Implantable pressure-actuated systems to deliver a drug and/or other substance in response to a pressure difference between a system cavity and an exterior environment, and methods of fabrication and use. A pressure-rupturable membrane diaphragm may be tuned to rupture at a desired rupture threshold, rupture site, with a desired rupture pattern, and/or within a desired rupture time. Tuning may include material selection, thickness control, surface patterning, substrate support patterning. The cavity may be pressurized above or evacuated below the rupture threshold, and a diaphragm-protective layer may be provided to prevent premature rupture in an ambient environment and to dissipate within an implant environment. A drug delivery system may be implemented within a stent to release a substance upon a decrease in blood pressure. The cavity may include a thrombolytic drug to or other substance to treat a blood clot.
    Type: Application
    Filed: February 13, 2014
    Publication date: July 3, 2014
    Applicant: Johns Hopkins University
    Inventors: Chao-Wei Hwang, Hala J. Tomey, Jon R. Rosar, Robert C. Matteson, George L/ Coles, Jason J. Benkoski, Morgana M. Trexler
  • Patent number: 8696740
    Abstract: Implantable pressure-actuated systems to deliver a drug and/or other substance in response to a pressure difference between a system cavity and an exterior environment, and methods of fabrication and use. A pressure-rupturable membrane diaphragm may be tuned to rupture at a desired rupture threshold, rupture site, with a desired rupture pattern, and/or within a desired rupture time. Tuning may include material selection, thickness control, surface patterning, substrate support patterning. The cavity may be pressurized above or evacuated below the rupture threshold, and a diaphragm-protective layer may be provided to prevent premature rupture in an ambient environment and to dissipate within an implant environment. A drug delivery system may be implemented within a stent to release a substance upon a decrease in blood pressure. The cavity may include a thrombolytic drug to or other substance to treat a blood clot.
    Type: Grant
    Filed: January 5, 2011
    Date of Patent: April 15, 2014
    Assignee: The Johns Hopkins University
    Inventors: Chao-Wei Hwang, Hala J. Tomey, Jon R. Rosar, Robert C. Matteson, III, George L. Coles, Jr., Jason J. Benkoski, Morgana M. Trexler
  • Publication number: 20140078818
    Abstract: A static random access memory includes a pre-charger, a first cell column array/peripheral circuit, and a first ripple buffer. The pre-charger is connected to a first local bit line in order to pre-charge the first local bit line. The first cell column array/peripheral circuit is connected to the first local bit line and has a plurality of cells for temporarily storing data. The cells are connected to the first local bit line. The first ripple buffer is connected to the first local bit line and a second local bit line in order to send the data from the first local bit line to the second local bit line.
    Type: Application
    Filed: November 26, 2012
    Publication date: March 20, 2014
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Ching-Te CHUANG, Hao-I YANG, Chien-Yu LU, Chien-Hen CHEN, Chi-Shin CHANG, Po-Tsang HUANG, Shu-Lin LAI, Wei HWANG, Shyh-Jye JOU, Ming-Hsien TU
  • Patent number: 8659936
    Abstract: A SRAM that keeps the memory cell array under a low voltage in the Standby mode and Write mode, and raises the memory cell array supply voltage to a high voltage in the Read mode. A SRAM comprising: at least one memory cell circuit, comprising a latch circuit with at least two inverters, and comprising two power receiving terminals for receiving power; and a power supplying circuit, for providing the power to the memory cell circuit, such that the voltages at the power receiving terminals of the latch circuit is below a predetermined voltage level when data is written to the latch circuit. In one embodiment, the memory cell circuit includes a plurality of data accessing terminals and the data accessing terminals are respectively controlled by at least two pass-transistor switch devices.
    Type: Grant
    Filed: December 28, 2010
    Date of Patent: February 25, 2014
    Assignees: Faraday Technology Corp., National Chiao Tung University
    Inventors: Ching-Te Chuang, Hao-I Yang, Mao-Chih Hsia, Wei Hwang, Chia-Cheng Chen, Wei-Chiang Shih
  • Publication number: 20140009999
    Abstract: A static random access memory apparatus and a bit-line voltage controller thereof are disclosed. The bit-line voltage controller includes a controller, a pull-up circuit, a pull-down circuit and a voltage keeping circuit. The controller receives a bank selecting signal and a clock signal, and decides a pull-up time period, a pull-down time period and a voltage keeping time period according to the bank selecting signal and the clock signal. The pull-up circuit pulls up a bit-line power according to a first reference voltage within the pull-up time period. The pull-down circuit pulls down the bit-line power according to a second reference voltage within the pull-down time period. The voltage keeping circuit keeps the bit-line power to equal to an output voltage during the voltage keeping time period. The voltage keeping time period is after the pull-up time period and the pull-down time period.
    Type: Application
    Filed: November 1, 2012
    Publication date: January 9, 2014
    Inventors: Ching-Te Chuang, Nan-Chun Lien, Wei-Nan Liao, Chi-Hsin Chang, Hao-I Yang, Wei Hwang, Ming-Hsien Tu
  • Publication number: 20130223136
    Abstract: The present invention provides a 6T SRAM including a first inverter, a second inverter, a first pass-gate transistor, and a second pass-gate transistor. The first inverter zs a first pull-up transistor and a first pull-down transistor. The second inverter includes a second pull-up transistor and a second pull-down transistor. The gate of the second pull-up transistor is coupled with the gate of the second pull-down transistor, and the drain of the second pull-up transistor is coupled with the drain of the second pull-down transistor. The SRAM can measure the trip voltage, the read disturb voltage, and the write margin by controlling the first bit line, the second bit line, the GND, the first word line, and the voltage source without changing of the physic parameter of the SRAM.
    Type: Application
    Filed: May 31, 2012
    Publication date: August 29, 2013
    Applicant: National Chiao Tung University
    Inventors: Ching-Te CHUANG, Shyh-Jye Jou, Wei Hwang, Yi-Wei Lin, Ming-Chien Tsai, Hao-I Yang, Ming-Hsien Tu, Wei-Chiang Shih, Nan-Chun Lien, Kuen-Di Lee
  • Publication number: 20130222071
    Abstract: The present invention provides an oscillator which is based on a 6T SRAM for measuring the Bias Temperature Instability. The oscillator includes a first control unit, a first inverter, a second control unit, and a second inverter. The first control unit is coupled with the first inverter. The second control unit is coupled with the second inverter. The first control unit and the second control unit is used to control the first inverter and the second inverter being selected, biased, and connected respectively, so that the NBTI and the PBTI of the SRAM can be measured separately, and the real time stability of the SRAM can be monitored immediately.
    Type: Application
    Filed: May 31, 2012
    Publication date: August 29, 2013
    Applicant: National Chiao Tung University
    Inventors: Ching-Te Chuang, Shyh-Jye Jou, Wei Hwang, Ming-Chien Tsai, Yi-Wei Lin, Hao-I Yang, Ming-Hsien Tu, Wei-Chiang Shih, Nan-Chun Lien, Kuen-Di Lee
  • Patent number: 8498174
    Abstract: An innovative dual-port subthreshold static random access memory (SRAM) cell for sub-threshold voltage operation is disclosed. During write mode, the dual-port subthreshold SRAM cell would cut off the positive feedback loop of the inverters and utilize the reverse short-channel effect to enhance write capability. The single-ended read/write port structure further reduces power consumption of the lengthy bit line. Therefore, the dual-port subthreshold SRAM cell is a suitable for long operation in a first-in first-out memory system. Although the lower voltage reduces the stability of the memory cell, the dual-port subthreshold SRAM cell of the present invention can still stably operate.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: July 30, 2013
    Assignee: National Chiao Tung University
    Inventors: Yi-Te Chiu, Ming-Hung Chang, Hao-I Yang, Wei Hwang
  • Patent number: 8487684
    Abstract: A method buffers clock skew by using a logical effort, and is applicable to a clock tree that stays in a strong-inversion region, a moderate-inversion region, or a weak-inversion region. The method includes establishing in the clock tree a temperature sensor and a tunable-width buffer, and establishing width and temperature comparative lists according to a logical effort equation, for the tunable-width buffer to be individually applied to the strong-inversion region, the moderate-inversion region, and the weak-inversion region; selecting one from the width and temperature comparative lists that corresponds to one of the inversion regions in which the clock tree stays, enabling the temperature sensor to sense a temperature, and searching the selected width and temperature comparative list for a width that corresponds to the temperature sensed by the temperature sensor; and enabling the tunable-width buffer to perform a width modulation process according to the searched width.
    Type: Grant
    Filed: June 8, 2011
    Date of Patent: July 16, 2013
    Assignee: National Chiao Tung University
    Inventors: Chung-Ying Hsieh, Ming-Hung Chang, Wei Hwang
  • Publication number: 20130141179
    Abstract: The present invention discloses an oscillating device for frequency detection, an ultrasonic transceiver system and a frequency detection method thereof. The oscillating device for frequency detection, which is applicable for detecting a transducer having a lowest impedance frequency and a highest impedance frequency, comprises an oscillating circuit. The oscillating circuit has a loop gain whose maximum value occurs at the lowest impedance frequency of the transducer and whose minimum value occurs at the highest impedance frequency of the transducer, wherein a difference of a phase of the loop gain and an impedance phase of the transducer is zero between the lowest impedance frequency and the highest impedance frequency, and the loop gain is of a value greater than 1 at a frequency where the phase difference is zero.
    Type: Application
    Filed: March 8, 2012
    Publication date: June 6, 2013
    Applicant: National Taiwan University
    Inventors: Chern-Lin CHEN, Hsang-Wei Hwang