Patents by Inventor Wei Hwang

Wei Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8125263
    Abstract: A charge pump is disclosed for amplifying an input voltage received at an input end and outputting the amplified voltage at an output end as an output voltage. The charge pump includes a plurality of source/drain coupling transistors for serving as charging capacitors, and a plurality of cascode-connected transistors being symmetrically connected to between the input end and the output end. The charge pump further includes a plurality of diode-connected transistors to protect the source/drain coupling transistors against breakdown during the course of charge transfer and to speed up the charge transfer.
    Type: Grant
    Filed: June 30, 2010
    Date of Patent: February 28, 2012
    Assignee: National Chiao Tung University
    Inventors: Chun-Yi Wu, Wei-Chih Hsieh, Ming-Hung Chang, Wei Hwang
  • Publication number: 20120044779
    Abstract: A Random Access Memory (RAM) with a plurality of cells is provided. In an embodiment, the cells of a same column are coupled to a same pair of bit-lines and are associated to a same power controller. Each cell has two inverters; the power controller has two power-switches. For the cells of the same column, the two power-switches respectively perform independent supply voltage controls for the two inverters in each cell according to data-in voltages of the bit-lines during Write operation.
    Type: Application
    Filed: January 19, 2011
    Publication date: February 23, 2012
    Applicants: National Chiao Tung University, FARADAY TECHNOLOGY CORPORATION
    Inventors: Ching-Te Chuang, Hao-I Yang, Yi-Wei Lin, Wei Hwang, Wei-Chiang Shih, Chia-Cheng Chen
  • Publication number: 20120010698
    Abstract: Implantable pressure-actuated systems to deliver a drug and/or other substance in response to a pressure difference between a system cavity and an exterior environment, and methods of fabrication and use. A pressure-rupturable membrane diaphragm may be tuned to rupture at a desired rupture threshold, rupture site, with a desired rupture pattern, and/or within a desired rupture time. Tuning may include material selection, thickness control, surface patterning, substrate support patterning. The cavity may be pressurized above or evacuated below the rupture threshold, and a diaphragm-protective layer may be provided to prevent premature rupture in an ambient environment and to dissipate within an implant environment. A drug delivery system may be implemented within a stent to release a substance upon a decrease in blood pressure. The cavity may include a thrombolytic drug to or other substance to treat a blood clot.
    Type: Application
    Filed: January 5, 2011
    Publication date: January 12, 2012
    Inventors: Chao-Wei Hwang, Hala J. Tomey, Jon R. Rosar, Robert C. Matteson, III, George L. Coles, JR., Jason J. Benkoski, Morgana M. Trexler
  • Publication number: 20120008377
    Abstract: A static random access memory with data controlled power supply, which comprises a memory cell circuit and at least one Write-assist circuit, for providing power to the memory cell circuit according to data to be written to the memory cell circuit.
    Type: Application
    Filed: January 5, 2011
    Publication date: January 12, 2012
    Inventors: Ching-Te Chuang, Hao-I Yang, Mao-Chih Hsia, Yung-Wei Lin, Chien-Yu Lu, Ming-Hsien Tu, Wei Hwang, Shyh-Jye Jou, Chia-Cheng Chen, Wei-Chiang Shih
  • Publication number: 20120008449
    Abstract: A SRAM that keeps the memory cell array under a low voltage in the Standby mode and Write mode, and raises the memory cell array supply voltage to a high voltage in the Read mode. A SRAM comprising: at least one memory cell circuit, comprising a latch circuit with at least two inverters, and comprising two power receiving terminals for receiving power; and a power supplying circuit, for providing the power to the memory cell circuit, such that the voltages at the power receiving terminals of the latch circuit is below a predetermined voltage level when data is written to the latch circuit. In one embodiment, the memory cell circuit includes a plurality of data accessing terminals and the data accessing terminals are respectively controlled by at least two pass-transistor switch devices.
    Type: Application
    Filed: December 28, 2010
    Publication date: January 12, 2012
    Inventors: Ching-Te Chuang, Hao-I Yang, Mao-Chih Hsia, Wei Hwang, Chia-Cheng Chen, Wei-Chiang Shih
  • Patent number: 8072818
    Abstract: The invention relates to a dual-threshold-voltage two-port sub-threshold SRAM cell apparatus. The above-mentioned apparatus comprises a first inverter, a second inverter, an access transistor and a read buffer. The first inverter and the second inverter include a plurality of first operating elements and a plurality of second operating elements for storing data. The access transistor is coupled to the first inverter and the second inverter, wherein the first operating elements and the second operating elements are high threshold voltage operating elements and the access transistor is low threshold voltage operating transistor. The read buffer is used for performing a read operation.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: December 6, 2011
    Assignee: National Chiao Tung University
    Inventors: Mu-Tien Chang, Po-Tsang Huang, Wei Hwang
  • Publication number: 20110221512
    Abstract: A charge pump is disclosed for amplifying an input voltage received at an input end and outputting the amplified voltage at an output end as an output voltage. The charge pump includes a plurality of source/drain coupling transistors for serving as charging capacitors, and a plurality of cascode-connected transistors being symmetrically connected to between the input end and the output end. The charge pump further includes a plurality of diode-connected transistors to protect the source/drain coupling transistors against breakdown during the course of charge transfer and to speed up the charge transfer.
    Type: Application
    Filed: June 30, 2010
    Publication date: September 15, 2011
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Chun-Yi WU, Wei-Chih HSIEH, Ming-Hung CHANG, Wei HWANG
  • Publication number: 20110193515
    Abstract: A solar power management system is provided for managing electric energy conversion by a photovoltaic cell module, supplying the converted electric energy to an external load, and storing the converted electric energy in a battery. The solar power management system comprises a multiphase maximum power tracking (MPT) module, a charging circuit, and a voltage conversion module. The multiphase MPT module regulates output current of the photovoltaic cell module to output maximum power within the high limit thereof and obtain improved solar energy conversion efficiency. The voltage conversion module converts the electric energy generated by the photovoltaic cell module into different voltage formats, such as 5.6V DC, 1.0V DC, 0.6˜0.3V DC low voltage, or ?1.2V DC negative voltage, to meet different external load requirements. The solar power management system has simple circuitry and can be configured as a system on chip (SoC) at reduced cost while provides very wide applications.
    Type: Application
    Filed: July 8, 2010
    Publication date: August 11, 2011
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: CHUN-YI WU, WEI-CHIH HSIEH, WEI HWANG
  • Publication number: 20110128796
    Abstract: A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line, and a second bit transferring terminal; a second switching circuit having a third bit transferring terminal coupled to the second access terminal, a second control terminal coupled to a second write word line, and a fourth bit transferring terminal coupled to the second bit transferring terminal; a third switching circuit having a fifth bit transferring terminal coupled to the fourth bit transferring terminal, a third control terminal coupled to a word line, and a sixth bit transferring terminal coupled to a bit line; and a sensing amplifier coupled to the bit line, for determining a bit value appearing at the bit line.
    Type: Application
    Filed: May 3, 2010
    Publication date: June 2, 2011
    Inventors: Ching-Te Chuang, Hao-I Yang, Jihi-Yu Lin, Shyh-Chyi Yang, Ming-Hsien Tu, Wei Hwang, Shyh-Jye Jou, Kun-Ti Lee, Hung-Yu Li
  • Patent number: 7903443
    Abstract: The present invention discloses a butterfly match-line structure and a search method implemented thereby, wherein the parallelism of the match lines is increased to shorten the search time, and a butterfly-type connection is used to reduce the power consumption and achieve the best energy efficiency. Via the butterfly-type connection, information can be reciprocally transmitted between the parallel match lines, which are independent originally. When a miss case occurs, more succeeding memory cells will not be compared but will be turned off. Thereby, the power consumption is reduced. Further, XOR-based conditional keepers are used to reduce the matching time and the power consumption. Besides, such a circuit is also used to shorten the delay time of the butterfly-type connection.
    Type: Grant
    Filed: February 15, 2007
    Date of Patent: March 8, 2011
    Assignee: National Chiao Tung University
    Inventors: Po-Tsang Huang, Wei Hwang, Shu-Wei Chang
  • Patent number: 7849123
    Abstract: The present invention discloses a fast Fourier transform (FFT) processor based on multiple-path delay commutator architecture. A pipelined architecture is used and is divided into 4 stages with 8 parallel data path. Yet, only three physical computation stages are implemented. The process or uses the block floating point method to maintain the signal-to-noise ratio. Internal storage elements are required in the method to hold and switch intermediate data. With good circuit partition, the storage elements can adjust their capacity for different modes, from 16-point to 4096-point FFTs, by turning on or turning off the storage elements.
    Type: Grant
    Filed: January 8, 2007
    Date of Patent: December 7, 2010
    Assignee: National Chiao Tung University
    Inventors: Chi-Chen Lai, Wei Hwang
  • Publication number: 20100172194
    Abstract: The invention relates to a dual-threshold-voltage two-port sub-threshold SRAM cell apparatus. The above-mentioned apparatus comprises a first inverter, a second inverter, an access transistor and a read buffer. The first inverter and the second inverter include a plurality of first operating elements and a plurality of second operating elements for storing data. The access transistor is coupled to the first inverter and the second inverter, wherein the first operating elements and the second operating elements are high threshold voltage operating elements and the access transistor is low threshold voltage operating transistor. The read buffer is used for performing a read operation.
    Type: Application
    Filed: December 30, 2009
    Publication date: July 8, 2010
    Applicant: National Chiao Tung University
    Inventors: Mu-Tien Chang, Po-Tsang Huang, Wei Hwang
  • Patent number: 7738275
    Abstract: A leakage current cut-off device for a ternary content addressable memory is provided. The storage cell of a ternary content addressable memory may be in the active mode, data-retention mode and cut-off mode. This invention applies a multi-mode data retention power gating device to the storage cell of the ternary content addressable memory to reduce the leakage current through the storage cell in the data-retention mode and the cut-off mode, and support the full speed operation in the active mode.
    Type: Grant
    Filed: January 16, 2008
    Date of Patent: June 15, 2010
    Assignee: National Chiao Tung University
    Inventors: Po-Tsang Huang, Wen-Yen Liu, Wei Hwang
  • Patent number: 7616469
    Abstract: A super leakage current cut-off device for a ternary content addressable memory (TCAM) is provided. For various operations of the TCAM, the device uses the high-end and low-end power gating control transistors to turn on/off the don't-care cells to reduce the leakage current passing through the don't-care cells.
    Type: Grant
    Filed: January 16, 2008
    Date of Patent: November 10, 2009
    Assignee: National Chiao Tung University
    Inventors: Po-Tsang Huang, Wen-Yen Liu, Wei Hwang
  • Publication number: 20090161400
    Abstract: A leakage current cut-off device for a ternary content addressable memory is provided. The storage cell of a ternary content addressable memory may be in the active mode, data-retention mode and cut-off mode. This invention applies a multi-mode data retention power gating device to the storage cell of the ternary content addressable memory to reduce the leakage current through the storage cell in the data-retention mode and the cut-off mode, and support the full speed operation in the active mode.
    Type: Application
    Filed: January 16, 2008
    Publication date: June 25, 2009
    Inventors: Po-Tsang Huang, Wen-Yen Liu, Wei Hwang
  • Publication number: 20090161399
    Abstract: A super leakage current cut-off device for a ternary content addressable memory (TCAM) is provided. For various operations of the TCAM, the device uses the high-end and low-end power gating control transistors to turn on/off the don't-care cells to reduce the leakage current passing through the don't-care cells.
    Type: Application
    Filed: January 16, 2008
    Publication date: June 25, 2009
    Inventors: Po-Tsang Huang, Wen-Yen Liu, Wei Hwang
  • Publication number: 20090158073
    Abstract: The present invention provides a self-aware power control system and a method for determining the circuit state. The self-aware adaptive power control architecture comprises of a multi-mode power gating network, a current monitoring translator, a variable threshold comparator, a slack detector, and a bi-directional shift register. The multi-mode power gating network controls the amount of supply current and hence the circuit speed. The power gating network can be composed of either N-type MOSFETs for virtual ground insertion or P-type MOSFETs for virtual supply insertion. The number of MOSFETs in the multi-mode power gating network can be configured according to the supply range and step difference of the supply current. Then, by monitoring the current characteristics drained by target circuit, the circuit state can be determined. No delay matching circuit is required. Together with other peripherals, the supply current can be down controlled to a minimum acceptable level.
    Type: Application
    Filed: January 9, 2008
    Publication date: June 18, 2009
    Inventors: Wei-Chih HSIEH, Wei Hwang
  • Patent number: 7525827
    Abstract: In the proposed stored don't-care hierarchical search-line scheme, a content-addressable memory (CAM) is divided into several blocks. Each block contains a plurality of local search-lines, a global search-line, a buffer and a memory memory cell. Data are stored in the blocks in order according to the length of the prefix. Data with the longest prefix is stored at the bottommost, and its don't-care state is used as the control signal of the buffer to control whether to transfer the data on the global search-line to the local search-line or not. The local search-line then transfer the value into the memory cell. There is no complex control circuit and extra storage device needed. Moreover, because the control signal directly comes from the don't-care state, power consumption on search-lines can be effectively reduced with no increase of search delay.
    Type: Grant
    Filed: February 15, 2007
    Date of Patent: April 28, 2009
    Assignee: National Chiao Tung University
    Inventors: Shu-Wei Chang, Wei Hwang, Ming-Hung Chang, Po-Tsang Huang
  • Patent number: 7494482
    Abstract: Methods and devices for transmitting micromechanical forces locally to induce surface convolutions into tissues on the millimeter to micron scale for promoting wound healing are presented. These convolutions induce a moderate stretching of individual cells, stimulating cellular proliferation and elaboration of natural growth factors without increasing the size of the wound. Micromechanical forces can be applied directly to tissue, through biomolecules or the extracellular matrix. This invention can be used with biosensors, biodegradable materials and drug delivery systems. This invention will also be useful in pre-conditioned tissue-engineering constructs in vitro. Application of this invention will shorten healing times for wounds and reduce the need for invasive surgery.
    Type: Grant
    Filed: May 15, 2002
    Date of Patent: February 24, 2009
    Assignee: The Brigham and Women's Hospital, Inc.
    Inventors: Dennis P. Orgill, Quentin Gavin Eichbaum, Sui Huang, Chao-Wei Hwang, Donald E. Ingber, Vishal Saxena, Evan Stuart Garfein
  • Publication number: 20080175030
    Abstract: In the proposed stored don't-care hierarchical search-line scheme, a content-addressable memory (CAM) is divided into several blocks. Each block contains a plurality of local search-lines, a global search-line, a buffer and a memory cell. Data are stored in the blocks in order according to the length of the prefix. Data with the longest prefix is stored at the bottommost, and its don't-care state is used as the control signal of the buffer to control whether to transfer the data on the global search-line to the local search-line or not. The local search-line then transfer the value into the memory cell. There is no complex control circuit and extra storage device needed. Moreover, because the control signal directly comes from the don't-care state, power consumption on search-lines can be effectively reduced with no increase of search delay.
    Type: Application
    Filed: February 15, 2007
    Publication date: July 24, 2008
    Inventors: Shu-Wei CHANG, Wei Hwang, Ming-Hung Chang, Po-Tsang Huang