Patents by Inventor Woon-Yong Park

Woon-Yong Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6441401
    Abstract: A gate line extending in a horizontal direction is formed on an insulating substrate, and a data line is formed perpendicular to the gate line defining a pixel of a matrix array. Pixel electrodes receiving image signals through the data line are formed in a pixel, and a thin film transistor having a gate electrode connected to the gate line, a source electrode connected to the data line, and a drain electrode connected to the pixel electrode is formed on the portion where the gate lines and the data lines intersect. A storage wire including a storage electrode line in the horizontal direction, a storage electrode connected to the storage electrode line, and at least one of the storage electrode connection portions connecting storage electrodes of neighboring pixels is formed in the same direction as the gate line.
    Type: Grant
    Filed: March 17, 2000
    Date of Patent: August 27, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Cheol-Soo Jung, Young-Sun Kim, Ho-Joon Lee, Yeong-Hwan Cho, Hyeon-Hwan Kim, Bung-Hyuk Min, Woon-Yong Park, Il-Gon Kim, Jang-Soo Kim, Jin-Oh Kwag, Seog-Chae Lee
  • Patent number: 6429057
    Abstract: Simplified method of manufacturing liquid crystal displays. A gate wire including a gate line, a gate pad and a gate electrode is formed on the substrate by using the first mask. A gate insulating layer, a semiconductor layer, a ohmic contact layer and a metal layer are sequentially deposited to make a quadruple layers, and patterned by a dry etch of using the second mask. At this time, the quadruple layers is patterned to have a matrix of net shape layout and covering the gate wire. An opening exposing the substrate is formed in the display area and a contact hole exposing the gate pad is formed in the peripheral area. Next, ITO is deposited and a photoresist layer coated on the ITO. Then, the ITO layer is patterned by using the third mask and a dry etch, and the data conductor layer and the ohmic contact layer not covered by the ITO layer is dry etched.
    Type: Grant
    Filed: October 1, 1999
    Date of Patent: August 6, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mun-Pyo Hong, Woon-Yong Park, Jong-Soo Yoon
  • Patent number: 6429909
    Abstract: A gate line is formed on a substrate in a horizontal direction and a data repair line is formed on the same layer as the gate line in a vertical direction. The repair line is divided into two portions with respect to the gate line. A gate insulating film is formed on the gate line and the data repair line, and a data line is formed on the gate insulating film along the repair line having a smaller width than the repair line, a passivation film being deposited thereon. Contact holes are formed in the passivation film, and contact holes to expose both ends of the divided repair line are formed in the passivation film and gate insulating film. A transparent connecting pattern formed on the passivation film contacts the data line and the repair line through the contact holes. Both the ends of the repair line are extended from the data line. A pixel electrode is formed on the passivation film, and the pixel electrode overlaps the edges of the repair line at a predetermined width.
    Type: Grant
    Filed: October 19, 1998
    Date of Patent: August 6, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Soo Kim, Dong-Gyu Kim, Woon-Yong Park
  • Publication number: 20020101547
    Abstract: A data line and an amorphous silicon pattern are formed on a substrate. The first electrode pattern is extended from the data line and overlaps an edge of the amorphous silicon pattern. The second electrode pattern is made of the same metal as the first electrode pattern and overlaps the edge of the amorphous silicon pattern at an opposite side of the first electrode pattern. Edges of the first and the second electrode patterns are sharply formed so that a tunneling effect easily occurs through the amorphous silicon pattern. An indium-tin-oxide pattern for a capacitor is formed at the end of the second electrode pattern. The capacitor is formed between the ITO pattern and a common electrode.
    Type: Application
    Filed: October 14, 1998
    Publication date: August 1, 2002
    Inventors: JOO-HYUNG LEE, DONG-GYU KIM, WOON-YONG PARK
  • Publication number: 20020097349
    Abstract: A plurality of gate lines extending in a horizontal direction are formed on an insulating substrate, and a data line is formed perpendicular to the gate line thereby defining a pixel of a matrix array. Pixel electrodes receiving image signals through the data line are formed in a pixel, and a thin film transistor having a gate electrode connected to the gate line, a source electrode connected to the data line, and a drain electrode connected to the pixel electrode is formed on the portion where the gate lines and the data lines intersect. A storage wire including a storage electrode line is formed in the horizontal direction, and a storage electrode connected to the storage electrode line and forming a storage capacitance by overlapping the pixel electrode is formed in the pixel. A redundant repair line both ends of which overlap the storage wire of the neighboring pixel, and a storage wire connection line connecting the storage wires of a neighboring pixel are formed.
    Type: Application
    Filed: March 5, 2002
    Publication date: July 25, 2002
    Inventor: Woon-Yong Park
  • Publication number: 20020074549
    Abstract: A thin film transistor substrate for a liquid crystal display includes an insulating substrate, and a gate line assembly formed on the substrate. The gate line assembly has a double-layered structure with a lower layer exhibiting good contact characteristics with respect to indium tin oxide, and an upper layer exhibiting low resistance characteristics. A gate insulating layer, a semiconductor layer, a contact layer, and first and second data line layers are sequentially deposited onto the substrate with the gate line assembly. The first and second data line layers are patterned to form a data line assembly, and the contact layer is etched through the pattern of the data line assembly such that the contact layer has the same pattern as the data line assembly. A passivation layer is deposited onto the data line assembly, and a photoresist pattern is formed on the passivation layer by using a mask of different light transmissties mainly at a display area and a peripheral area.
    Type: Application
    Filed: February 15, 2002
    Publication date: June 20, 2002
    Inventors: Woon-Yong Park, Jong-Soo Yoon, Chang-Oh Jeong
  • Patent number: 6403980
    Abstract: A plurality of gate lines extending in a horizontal direction are formed on an insulating substrate, and a data line is formed perpendicular to the gate line thereby defining a pixel of a matrix array. Pixel electrodes receiving image signals through the data line are formed in a pixel, and a thin film transistor having a gate electrode connected to the gate line, a source electrode connected to the data line, and a drain electrode connected to the pixel electrode is formed on the portion where the gate lines and the data lines intersect. A storage wire including a storage electrode line is formed in the horizontal direction, and a storage electrode connected to the storage electrode line and forming a storage capacitance by overlapping the pixel electrode is formed in the pixel. A redundant repair line both ends of which overlap the storage wire of the neighboring pixel, and a storage wire connection line connecting the storage wires of a neighboring pixel are formed.
    Type: Grant
    Filed: November 6, 2000
    Date of Patent: June 11, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Woon-Yong Park
  • Publication number: 20020063253
    Abstract: Simplified method of manufacturing liquid crystal displays. A gate wire including a gate line, a gate pad and a gate electrode is formed on the substrate by using the first mask. A gate insulating layer, a semiconductor layer, a ohmic contact layer and a metal layer are sequentially deposited to make a quadruple layers, and patterned by a dry etch of using the second mask. At this time, the quadruple layers is patterned to have a matrix of net shape layout and covering the gate wire. An opening exposing the substrate is formed in the display area and a contact hole exposing the gate pad is formed in the peripheral area. Next, ITO is deposited and a photoresist layer coated on the ITO. Then, the ITO layer is patterned by using the third mask and a dry etch, and the data conductor layer and the ohmic contact layer not covered by the ITO layer is dry etched.
    Type: Application
    Filed: October 1, 1999
    Publication date: May 30, 2002
    Inventors: MUN-PYO HONG, WOON-YONG PARK, JONG-SOO YOON
  • Publication number: 20020057393
    Abstract: A method for fabricating a thin film array substrate for a liquid crystal display includes steps of forming a gate line assembly and a common electrode line assembly on a first substrate. The gate line assembly includes a plurality of gate lines and gate pads, and the common electrode line assembly includes common signal lines and common electrodes. Thereafter, a gate insulating layer is formed on the first substrate, and a semiconductor pattern and an ohmic contact pattern are formed on the gate insulating layer. A data line assembly and pixel electrodes are then formed on the first substrate. The data line assembly includes a plurality of data lines, data pads, and source and drain electrodes. The pixel electrodes are connected to the drain electrodes while proceeding parallel to the common electrodes. A passivation layer is formed on the substrate. The passivation layer and the gate insulating layer are etched such that the gate pads and the data pads are exposed to the outside.
    Type: Application
    Filed: February 9, 2001
    Publication date: May 16, 2002
    Inventors: Woon-Yong Park, Hyeon-Hwan Kim, Dong-Hyeon Ki
  • Publication number: 20020051114
    Abstract: An LCD having a plurality of test pads applied with a common voltage, covered with respective shielding conductor or located sufficiently far from pixels. A gate wire including pluralities of gate lines and test pads disconnected from the gate lines and located near one ends of the gate lines, and a common electrode wire including a plurality of common electrodes and a common electrode pad connected to the common electrode electrodes are formed on a substrate, and covered with a gate insulating film. A data wire and a pixel electrode wire are formed thereon and covered with a passivation film. The passivation film and the gate insulating film have contact holes exposing the test pads and the common electrode pad. A plurality of connecting members which are connected to the test pads and the common electrode pad through the contact holes are formed on the passivation film.
    Type: Application
    Filed: October 26, 2001
    Publication date: May 2, 2002
    Inventors: Sang-Ki Kwak, Kwon-Young Choi, Young-Jae Tak, Myung-Jae Park, Woon-Yong Park
  • Patent number: 6380559
    Abstract: A thin film transistor substrate for a liquid crystal display includes an insulating substrate, and a gate line assembly formed on the substrate. The gate line assembly has a double-layered structure with a lower layer exhibiting good contact characteristics with respect to indium tin oxide, and an upper layer exhibiting low resistance characteristics. A gate insulating layer, a semiconductor layer, a contact layer, and first and second data line layers are sequentially deposited onto the substrate with the gate line assembly. The first and second data line layers are patterned to form a data line assembly, and the contact layer is etched through the pattern of the data line assembly such that the contact layer has the same pattern as the data line assembly. A passivation layer is deposited onto the data line assembly, and a photoresist pattern is formed on the passivation layer by using a mask of different light transmissties mainly at a display area and a peripheral area.
    Type: Grant
    Filed: June 2, 2000
    Date of Patent: April 30, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon-Yong Park, Jong-Soo Yoon, Chang-Oh Jeong
  • Publication number: 20020028411
    Abstract: A gate wire including a plurality of gate lines and gate electrodes in the display area, and gate pads in the peripheral area is formed on a substrate having a display area and a peripheral area. A gate insulating layer, a semiconductor layer, an ohmic contact layer and a conductor layer are sequentially deposited, and the conductor layer and the ohmic contact are patterned to form a data wire including a plurality of data lines, a source electrode and a drain electrode of the display area and data pads of the peripheral area, and an ohmic contact layer pattern thereunder. A passivation layer is deposited and a positive photoresist layer is coated thereon. The photoresist layer is exposed to light through one or more masks having different transmittance between the display area and the peripheral area. The photoresist layer is developed to form a photoresist pattern having the thickness that varies depending on the position.
    Type: Application
    Filed: October 2, 2001
    Publication date: March 7, 2002
    Inventors: Woon-Yong Park, Bum-Ki Baek
  • Publication number: 20020012093
    Abstract: A matrix-type display device having a repair layout, particularly, a matrix-type display device which can be repaired in a pixel unit, is provided. Two or more of signal lines such as scanning signal lines, displaying signal lines and auxiliary signal lines and a pixel electrode are overlapped via an insulating layer, so that a defect such as the disconnection of the displaying signal lines and scanning signal lines, the short of the pixel electrode and signal line, and the loss of electrode of a switching element, can be repaired Here, the layout of the auxiliary gate line and dual gate line can be modified.
    Type: Application
    Filed: May 16, 2001
    Publication date: January 31, 2002
    Inventors: Jun-Ho Song, Yong-guk Pae, Woon-yong Park, Kyung-seop Kim, Jung-hee Lee, Shi-yual Kim, Kyung-nam Lee, Dong-gyu Kim
  • Patent number: 6335276
    Abstract: A gate wire including a plurality of gate lines and gate electrodes in the display area, and gate pads in the peripheral area is formed on a substrate having a display area and a peripheral area. A gate insulating layer, a semiconductor layer, an ohmic contact layer and a conductor layer are sequentially deposited, and the conductor layer and the ohmic contact are patterned to form a data wire including a plurality of data lines, a source electrode and a drain electrode of the display area and data pads of the peripheral area, and an ohmic contact layer pattern thereunder. A passivation layer is deposited and a positive photoresist layer is coated thereon. The photoresist layer is exposed to light through one or more masks having different transmittance between the display area and the peripheral area. The photoresist layer is developed to form a photoresist pattern having the thickness that varies depending on the position.
    Type: Grant
    Filed: October 12, 1999
    Date of Patent: January 1, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon-Yong Park, Bum-Ki Baek
  • Publication number: 20010046016
    Abstract: The present invention relates to the formation, on a substrate having a display area and a peripheral area, of a gate wire including a plurality of gate lines and gate electrodes in a display area and gate pads in the peripheral area, and of a common wire, including a common signal line and a plurality of common electrodes in the display area. A gate insulating layer, a semiconductor layer, an ohmic contact layer and a conductor layer are sequentially deposited, and the conductor layer and the ohmic contact layer are patterned to form a data wire including a plurality of data lines, a source electrode and a drain electrode of the display area, and data pads of the peripheral area, and an ohmic contact layer pattern thereunder. A passivation layer is deposited and a positive photoresist layer is coated thereon. The photoresist layer is exposed to light through one or more masks having different transmittances between the display area and the peripheral area.
    Type: Application
    Filed: July 24, 2001
    Publication date: November 29, 2001
    Inventors: Woon-Yong Park, Jong-Soo Yoon
  • Publication number: 20010041394
    Abstract: A method of fabricating a thin film transistor array substrate for a liquid crystal display includes the step of forming a gate line assembly with gate lines, gate electrodes and gate pads. After laying a plurality of layers on the substrate, a photoresist film is deposited onto the layers. The photoresist film is first exposed to light at a first light exposing unit, and secondly exposed to light at a second light exposing unit such that the photoresist film has three portions of different thickness. The photoresist pattern, and some of the underlying layers are etched to form a data line assembly, a semiconductor pattern, and an ohmic contact pattern. The data line assembly includes data lines, source and drain electrodes, and data pads. The remaining photoresist film is removed, and a protective layer is formed on the substrate.
    Type: Application
    Filed: March 13, 2001
    Publication date: November 15, 2001
    Inventors: Woon-Yong Park, Jong-Soo Yoon
  • Patent number: 6317176
    Abstract: The present invention relates to a liquid crystal display having repair lines and methods of repairing defect in the same. The liquid crystal display comprises a plurality of gate lines in horizontal direction, a plurality of data lines perpendicular thereto, and a plurality of repair lines repeatedly formed corresponding to a fixed number of data lines. The repair line comprises an upper portion crossing top of the data lines, a lower portion crossing bottom of the data lines, and a middle portion which is parallel to the data line connecting the upper and the lower portions. A repair line is formed repeatedly for each data-line block which consists of data lines in any multiples of three. Under the above wiring structure, a disconnected data line is repaired by shorting the crossing points of the data line and the repair line corresponding to the data-line block of the disconnected data line.
    Type: Grant
    Filed: November 17, 1999
    Date of Patent: November 13, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Gyu Kim, Woon-Yong Park, Jong-Woong Chang
  • Patent number: 6313889
    Abstract: A matrix-type display device having a repair layout, particularly, a matrix-type display device which can be repaired in a pixel unit, is provided. Two or more of signal lines such as scanning signal lines, displaying signal lines and auxiliary signal lines and a pixel electrode are overlapped via an insulating layer, so that a defect such as the disconnection of the displaying signal lines and scanning signal lines, the short of the pixel electrode and signal line, and the loss of electrode of a switching element, can be repaired. Here, the layout of the auxiliary gate line and dual gate line can be modified.
    Type: Grant
    Filed: November 1, 1996
    Date of Patent: November 6, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Ho Song, Yong-guk Pae, Woon-yong Park, Kyung-seop Kim, Jung-hee Lee, Shi-yual Kim, Kyung-nam Lee, Dong-gyu Kim
  • Patent number: 6287899
    Abstract: A method for manufacturing a thin film transistor array panel for a liquid crystal display is disclosed. The present invention enables to manufacture a thin film transistor array panel in lesser steps than the conventional method by fabricating certain film layers on the panel in one photolithography process. For this purpose, a mask that has parts of different light transmittance is used to fabricate multiple film layers in one photolithography process. The method according to the present invention can increase the productivity and yield by reducing the number of photolithography steps, which are expensive and time consuming.
    Type: Grant
    Filed: December 29, 1999
    Date of Patent: September 11, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon-Yong Park, Jong-Soo Yoon
  • Patent number: 6133977
    Abstract: A gate wire including a gate line, a gate electrode and a gate pad, and a common signal wire including a plurality of common electrodes and a common signal line connecting the common electrodes are formed on a substrate. A first data pattern including a first data line defining a pixel region along with the gate line, a source and drain electrode, a first data pad and a pixel wire parallel to the common electrodes is formed on a gate insulating layer covering the gate wire and the common signal wire. A second data pattern including a second data line, a second data pad and a supplementary gate pad, which are connected to the first data line, the first data pad and the gate pad respectively through contact holes formed in a passivation layer, is on the passivation layer. Here, the first or the second data line and the common electrodes adjacent thereto overlap each other to prevent the light leakage near the edges of the pixel region and to increase the aperture ratio of the LCD.
    Type: Grant
    Filed: December 15, 1998
    Date of Patent: October 17, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyeong-Nam Lee, Woon-Yong Park