Patents by Inventor Ying Yu

Ying Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8492399
    Abstract: The invention provides 3-carboxypropyl-aminotetralin compounds of formula (I): wherein R1, R2, R3, R4, R5, and R6 are defined in the specification, or a pharmaceutically-acceptable salt thereof, that are antagonists at the mu opioid receptor. The invention also provides pharmaceutical compositions comprising such compounds, methods of using such compounds to treat conditions associated with mu opioid receptor activity, and processes and intermediates useful for preparing such compounds.
    Type: Grant
    Filed: October 16, 2012
    Date of Patent: July 23, 2013
    Assignee: Theravance, Inc.
    Inventors: Michael R. Leadbetter, Pierre-Jean Colson, Miroslav Rapta, Ying Yu
  • Patent number: 8482987
    Abstract: Various aspects of a nonvolatile memory have an improved erase suspend procedure. A bias arrangement is applied to word lines of an erase sector undergoing an erase procedure interrupted by an erase suspend procedure. As a result, another operation performed during erase suspend, such as a read operation or program operation, has more accurate results due to decreased leakage current from any over-erased nonvolatile memory cells of the erase sector.
    Type: Grant
    Filed: September 2, 2010
    Date of Patent: July 9, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chuan-Ying Yu, Ken-Hui Chen, Chun-Hsiung Hung, Kuen-Long Chang
  • Publication number: 20130168355
    Abstract: Methods and apparatus for etching materials using tetramethylammonium hydroxide (TMAH) are described. The methods may involve including an additive when applying the TMAH to the material to be etched. The additive may be a gas, and in in some situations may be clean dry air. The clean dry air may be provided with the TMAH to minimize or prevent the formation of hillocks in the etched structure. Apparatus for performing the methods are also described.
    Type: Application
    Filed: December 29, 2011
    Publication date: July 4, 2013
    Applicant: STMicroelectronics Pte Ltd.
    Inventors: Ying Yu, Tien Choy Loh, Shian Yeu Kam
  • Patent number: 8476440
    Abstract: The invention provides an efficient method for preparing 3-endo-(8-azabicyclo[3.2.1]oct-3-yl)benzamide by hydrogenation, under controlled conditions, of an amino-protected 3-(8-azabicyclo[3.2.1]oct-2-en-3-yl)benzamide intermediate in which the amino-protecting group is removable by catalytic hydrogenation.
    Type: Grant
    Filed: July 18, 2012
    Date of Patent: July 2, 2013
    Assignee: Theravance, Inc.
    Inventors: Pierre-Jean Colson, Ying Yu, Daniel D. Long, Ioanna Stergiades
  • Patent number: 8473873
    Abstract: A method includes receiving data representing a layout of a DPT-layer of an integrated circuit generated by a place and route tool. The layout includes a plurality of polygons to be formed in the DPT-layer by a multi-patterning process. First and second ones of the plurality of polygons to be formed using first and second photomasks, respectively are identified. Any intervening polygons along a first path connecting the first polygon to the second polygon, and separator regions between adjacent polygons along the first path are identified. The separator regions have sizes less than a minimum threshold distance between polygons formed on the first photomask. The separator regions are counted. A multi-patterning conflict is identified, if the count of separator regions is even, prior to assigning all remaining ones of the plurality of polygons to the first or second masks.
    Type: Grant
    Filed: September 2, 2011
    Date of Patent: June 25, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chin-Chang Hsu, Ying-Yu Shen, Wen-Ju Yang, Hsiao-Shu Chao, Yi-Kan Cheng
  • Patent number: 8466729
    Abstract: A delay cell includes a first inverted transistor pair, a second inverted transistor pair and a plurality of delay units. The first inverted transistor pair is used to receive an input signal. The second inverted transistor pair is electrically cross-coupled to the first inverted transistor pair and cross-controlled by the first inverted transistor pair. The delay units are cascaded between the first inverted transistor pair and between the second inverted transistor pair, thereby providing a plurality of signal propagation delays sequentially, wherein the input signal is delayed for a pre-determined time by the first inverted transistor pair, the second inverted transistor pair and the delay units which are operated sequentially, thereby creating an output signal corresponding to the pre-determined time. A digitally controlled oscillator including the aforementioned delay cells is provided.
    Type: Grant
    Filed: January 18, 2012
    Date of Patent: June 18, 2013
    Assignee: National Chiao Tung University
    Inventors: Chen-Yi Lee, Chien-Ying Yu, Chia-Jung Yu
  • Patent number: 8448100
    Abstract: A computer implemented system comprises: a tangible, non-transitory computer readable storage medium encoded with data representing an initial layout of an integrated circuit pattern layer having a plurality of polygons. A special-purpose computer is configured to perform the steps of: analyzing in the initial layout of an integrated circuit pattern layer having a plurality of polygons, so as to identify a plurality of multi-patterning conflict cycles in the initial layout; constructing in the computer a respective multi-patterning conflict cycle graph representing each identified multi-patterning conflict cycle; classifying each identified multi-patterning conflict cycle graph in the computer according to a number of other multi-patterning conflict cycle graphs which enclose that multi-patterning conflict cycle graph; and causing a display device to graphically display the plurality of multi-patterning conflict cycle graphs according to their respective classifications.
    Type: Grant
    Filed: April 11, 2012
    Date of Patent: May 21, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hung Lung Lin, Chin-Chang Hsu, Ying-Yu Shen, Wen-Ju Yang, Hsiao-Shu Chao, Yi-Kan Cheng, Chin-Hsiung Hsu, Huang-Yu Chen, Yi-Chuin Tsai, Yuan-Te Hou, Chung-Hsing Wang
  • Publication number: 20130117616
    Abstract: Implementations include systems, methods and/or devices suitable for use in a memory system that may enhance the performance of error control codes used to improve the reliability with which data can be stored and read. Some implementations include systems, methods and/or devices enabled to generate and utilize soft information for decoding encoded data read from a storage medium. More specifically, some implementations utilize a collection of characterization vectors that include soft information values for bit-tuples that may be read from the storage medium for various combinations of the storage medium characterization parameter values. Some implementations are enabled to determine and utilize read comparison signal values associated with one or more storage medium characterization parameter values.
    Type: Application
    Filed: August 31, 2012
    Publication date: May 9, 2013
    Inventors: YING YU TAI, YUEH YALE MA
  • Publication number: 20130117640
    Abstract: Implementations include systems, methods and/or devices suitable for use in a memory system that may enhance the performance of error control codes used to improve the reliability with which data can be stored and read. Some implementations include systems, methods and/or devices enabled to generate and utilize soft information for decoding encoded data read from a storage medium. More specifically, some implementations utilize a collection of characterization vectors that include soft information values for bit-tuples that may be read from the storage medium for various combinations of the storage medium characterization parameter values. Some implementations are enabled to determine and utilize read comparison signal values associated with one or more storage medium characterization parameter values.
    Type: Application
    Filed: August 31, 2012
    Publication date: May 9, 2013
    Inventors: YING YU TAI, YUEH YALE MA
  • Publication number: 20130117613
    Abstract: Implementations include systems, methods and/or devices suitable for use in a memory system that may enhance the performance of error control codes used to improve the reliability with which data can be stored and read. Some implementations include systems, methods and/or devices enabled to generate and utilize soft information for decoding encoded data read from a storage medium. More specifically, some implementations utilize a collection of characterization vectors that include soft information values for bit-tuples that may be read from the storage medium for various combinations of the storage medium characterization parameter values. Some implementations are enabled to determine and utilize read comparison signal values associated with one or more storage medium characterization parameter values.
    Type: Application
    Filed: August 31, 2012
    Publication date: May 9, 2013
    Inventors: Ying Yu Tai, Yueh Yale Ma
  • Patent number: 8410818
    Abstract: A high-speed bus interface with an adaptive swing driver. A high speed interface includes a transmitter and a receiver coupled via a bus. The transmitter has an adaptive swing driver and a voltage-regulating-module (VRM). The adaptive swing driver includes a post-driver and a pre-driver. The post-driver provides an adaptive swing output with a dedicated adaptive voltage power supply (VDDQ) and transition emphasis driving capacity with an internal logic voltage supply (VDD). The pre-driver provides the transition emphasis driving capacity with a pull-up and a pull-down signal path to the post-driver. The voltage-regulating-module is configured to supply signal to the adaptive swing driver. The receiver includes a comparator and a bit-error-rate detector. The comparator amplifies the adaptive swing output received from the transmitter via a bus, while the bit-error-rate detector diagnoses the amplified adaptive swing output received from the comparator.
    Type: Grant
    Filed: February 14, 2012
    Date of Patent: April 2, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ying-Yu Hsu, Yung-Chow Peng, Min-Shueh Yuan, Chih-Hsien Chang
  • Publication number: 20130079523
    Abstract: The invention provides an efficient method for preparing 3-endo-(8-azabicyclo[3.2.1]oct-3-yl)benzamide by hydrogenation, under controlled conditions, of an amino-protected 3-(8-azabicyclo[3.2.1]oct-2-en-3-yl)benzamide intermediate in which the amino-protecting group is removable by catalytic hydrogenation.
    Type: Application
    Filed: July 18, 2012
    Publication date: March 28, 2013
    Applicant: THERAVANCE, INC.
    Inventors: Pierre-Jean Colson, Ying Yu, Daniel D. Long, Ioanna Stergiades
  • Publication number: 20130061186
    Abstract: A method includes receiving data representing a layout of a DPT-layer of an integrated circuit generated by a place and route tool. The layout includes a plurality of polygons to be formed in the DPT-layer by a multi-patterning process. First and second ones of the plurality of polygons to be formed using first and second photomasks, respectively are identified. Any intervening polygons along a first path connecting the first polygon to the second polygon, and separator regions between adjacent polygons along the first path are identified. The separator regions have sizes less than a minimum threshold distance between polygons formed on the first photomask. The separator regions are counted. A multi-patterning conflict is identified, if the count of separator regions is even, prior to assigning all remaining ones of the plurality of polygons to the first or second masks.
    Type: Application
    Filed: September 2, 2011
    Publication date: March 7, 2013
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chin-Chang HSU, Ying-Yu Shen, Wen-Ju Yang, Hsiao-Shu Chao, Yi-Kan Cheng
  • Publication number: 20130038369
    Abstract: A delay cell includes a first inverted transistor pair, a second inverted transistor pair and a plurality of delay units. The first inverted transistor pair is used to receive an input signal. The second inverted transistor pair is electrically cross-coupled to the first inverted transistor pair and cross-controlled by the first inverted transistor pair. The delay units are cascaded between the first inverted transistor pair and between the second inverted transistor pair, thereby providing a plurality of signal propagation delays sequentially, wherein the input signal is delayed for a pre-determined time by the first inverted transistor pair, the second inverted transistor pair and the delay units which are operated sequentially, thereby creating an output signal corresponding to the pre-determined time. A digitally controlled oscillator including the aforementioned delay cells is provided.
    Type: Application
    Filed: January 18, 2012
    Publication date: February 14, 2013
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Chen-Yi LEE, Chien-Ying YU, Chia-Jung YU
  • Patent number: 8374007
    Abstract: A power supply apparatus and a method for supplying power are provided. The apparatus, for use in a system having a first power signal, includes an assistance unit and a power supply device. The assistance unit outputs at least one maintaining signal according to the first power signal selectively. The power supply device outputs a second power signal, wherein the power supply device maintains the second power signal according to the at least one maintaining signal, for example, in an inactive state, such as an idle or standby state or other suitable timing.
    Type: Grant
    Filed: June 22, 2010
    Date of Patent: February 12, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chih-Ting Hu, Chun-Hsiung Hung, Chuan-Ying Yu, Wu-Chin Peng, Kuen-Long Chang, Ken-Hui Chen
  • Patent number: 8374038
    Abstract: A method of erasing memory cells of a memory device includes programming memory cells if the erasing procedure is suspended. The erasing procedure can include pre-programming, erasing, and soft-programming of memory cells in a selected memory unit. If a suspend command is received, for example to allow for a read operation of memory cells of another unit of memory, the erasing procedure stops the pre-programming, erasing, or soft-programming, and proceeds with programming one or more memory cells of the memory unit that was being erased.
    Type: Grant
    Filed: May 4, 2010
    Date of Patent: February 12, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chuan-Ying Yu, Chun-Hsiung Hung, Ken-Hui Chen
  • Publication number: 20130035510
    Abstract: The invention provides 3-carboxypropyl-aminotetralin compounds of formula (I): wherein R1, R2, R3, R4, R5, and R6 are defined in the specification, or a pharmaceutically-acceptable salt thereof, that are antagonists at the mu opioid receptor. The invention also provides pharmaceutical compositions comprising such compounds, methods of using such compounds to treat conditions associated with mu opioid receptor activity, and processes and intermediates useful for preparing such compounds.
    Type: Application
    Filed: October 16, 2012
    Publication date: February 7, 2013
    Applicant: THERAVANCE, INC.
    Inventors: Michael R. Leadbetter, Pierre-Jean Colson, Miroslav Rapta, Ying Yu
  • Patent number: 8362870
    Abstract: An integrated circuit includes a first connection line; a second connection line; a plurality of tuning resistors with each having a sequence number and being coupled between the first connection line and the second connection line; and a plurality of switches, with each being coupled in series with one of the plurality of tuning resistors. The sequence numbers of the plurality of tuning resistors are continuous. The resistance values of the plurality of tuning resistors are a function of the respective sequence numbers.
    Type: Grant
    Filed: August 20, 2010
    Date of Patent: January 29, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventor: Ying-Yu Hsu
  • Publication number: 20130003204
    Abstract: A multi-reflection structure including a substrate and pyramid is provided. The substrate includes an inversed pyramid shaped recess having at least three first reflection sidewalls. The pyramid is disposed on the substrate and located in the inversed pyramid shaped recess. The pyramid has at least three second reflection sidewalls, wherein the normal of each of the second reflection sidewalls and the normal of each of the first reflection sidewalls are not located in the same plane. Furthermore, a photo-electric device is also provided in the present application.
    Type: Application
    Filed: October 18, 2011
    Publication date: January 3, 2013
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Tsung-Dar Cheng, Jen-You Chu, Ding-Zheng Lin, Yi-Ping Chen, Jia-Han Li, Hsin-Hung Cheng, Ying-Yu Chang
  • Patent number: 8324972
    Abstract: A circuit includes a reference voltage generator configured to generate a first reference voltage and a second reference voltage, wherein the first reference voltage is higher than a half of a positive power supply voltage, and the second reference voltage is lower than the half of the positive power supply voltage. An n-type differential amplifier includes a first and a second NMOS transistor, wherein a gate of the first NMOS transistor is coupled to an input node, and a gate of the second NMOS transistor is configured to receive the first reference voltage. A p-type differential amplifier is operated by the positive supply voltage and includes a first and a second PMOS transistor. A gate of the first PMOS transistor is coupled to the input node, and a gate of the second PMOS transistor is configured to receive the second reference voltage.
    Type: Grant
    Filed: March 31, 2011
    Date of Patent: December 4, 2012
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventor: Ying-Yu Hsu