Patents by Inventor Yong Lu

Yong Lu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050169820
    Abstract: A microfibrous matrix with embedded supporting particulates/fibers and chemically reactive materials is provided as a filtration system for the removal of contaminants and other harmful agents from liquid and gaseous streams. Such filter may be used for example to protect the intolerant anodes and cathodes of fuel cells from damaging H2S while simultaneously aiding the selective conversion of CO to CO2 in fuel streams predominated by hydrogen. In general, the reactive materials utilized as well as the supporting matrix of fibers may be broadly selected to remove specific contaminants at specific reaction conditions inherent to the application. Such materials may include chemically reactive materials as high surface area carbons, zeolites, silicas, aluminas, inorganic metal oxides, polymer resins, ZnO, ZnO/Carbon, Pt/?-Al2O3, PtCo/?-Al2O3, ZnO/SiO2 and various other catalysts, sorbents or reactants.
    Type: Application
    Filed: August 26, 2004
    Publication date: August 4, 2005
    Inventors: Bruce Tatarchuk, Bong Kyu Chang, Yong Lu, Laiyuan Chen, Eric Luna, Don Cahela
  • Patent number: 6920064
    Abstract: A magneto-resistive memory comprises magneto-resistive memory cells comprising two pinned magnetic layers on one side of a free magnetic layer. The pinned magnetic layers are formed with anti-parallel magnetization orientations such that a net magnetic moment of the two layers is substantially zero. The influence of pinned magnetic layers on free magnetic layer magnetization orientations is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Grant
    Filed: March 16, 2004
    Date of Patent: July 19, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott
  • Publication number: 20050141303
    Abstract: A redundancy scheme for a memory is disclosed that is programmable both before and after the memory device is packaged and/or installed in a system. This is preferably accomplished by using programmable non-volatile memory elements to control the replacement circuitry. Because the programmable memory elements are non-volatile, the desired replacement configuration is not lost during shipping, or if power is lost in a system. By allowing post-packaging replacement of defective memory elements, the overall yield of the device may be improved. By allowing post system installation replacement of defective memory elements, the reliability of many systems may be improved. In addition, the disclosed redundancy scheme allows two or more defective memory elements from different rows or columns to be replaced with memory elements from a single redundant low or column. This provides added flexibility during the replacement process.
    Type: Application
    Filed: February 25, 2005
    Publication date: June 30, 2005
    Inventors: Theodore Zhu, Gary Kirchner, Richard Swanson, Yong Lu
  • Patent number: 6906950
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising a pinned magnetic layer and a free magnetic layer. The two magnetic layers are formed having widened regions at the ends of the layers. As such, the shape made out by the magneto-resisitve memory, from a top-view perspective, is wide at the ends and narrower at the mid-, forming an I shape in one preferred embodiment. The end portions of the free magnetic layer are allowed to magnetically couple to the end portions of the pinned magnetic layer such that magnetic coupling is shifted to these widened regions and coupling in the mid-portion between the widened regions is minimized. Thus, the influence of the pinned magnetic layer on the magnetization orientation of the mid-portion of the free magnetic layer is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Grant
    Filed: July 7, 2004
    Date of Patent: June 14, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott, Joel Drewes
  • Patent number: 6887719
    Abstract: A process that advantageously forms MRAM cells without the application of ion beam milling processes. Unlike conventional processes that rely on ion beam milling processes to remove materials from a magnetoresistive sandwich from areas other than areas that will later form MRAM cell bodies, this process forms a layer of photoresist over areas other than those areas that correspond to MRAM cell bodies. The photoresist is lifted off after the deposition of a magnetoresistive sandwich that forms the MRAM cell bodies, thereby safely removing the magnetoresistive sandwich from undesired areas while maintaining the magnetoresistive sandwich in the areas corresponding to MRAM cell bodies.
    Type: Grant
    Filed: October 2, 2003
    Date of Patent: May 3, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Yong Lu, Theodore Zhu
  • Publication number: 20050088876
    Abstract: A technique to read a stored state in a magnetoresistive random access memory (MRAM) device, such as a giant magneto-resistance (GMR) MRAM device or a tunneling magneto-resistance (TMR) device uses a bit line in an MRAM device that is segmented into a first portion and a second portion. An interface circuit compares the resistance of a first portion and a second portion of a first bit line to the resistance of a first portion and a second portion of a second bit line to determine the logical state of a cell in the first bit line. The interface circuit includes a reset circuit that selectively couples the outputs of the interface circuit together. A subsequent decoupling of the outputs allows cross-coupling within the interface circuit to latch the outputs to a logical state corresponding to the stored magnetic state, thereby allowing the stored state of a cell to be read.
    Type: Application
    Filed: October 26, 2004
    Publication date: April 28, 2005
    Applicant: Micron Technology, Inc.
    Inventors: David Fulkerson, Yong Lu
  • Publication number: 20050082266
    Abstract: This invention relates to a method and apparatus for deflashing integrated circuit (IC) packages by laser irradiation. The method and apparatus include two lasers scanning flash area for performing deflashing operation. CO2 laser is used to remove top layer of flash and YAG laser is used to remove the thin layer of flash remained after CO2 laser deflashing. CO2 laser deflashing and following YAG laser deflashing can effectively remove flash and avoid damage of heat sinks as well as leads and bars in the IC packages.
    Type: Application
    Filed: July 29, 2004
    Publication date: April 21, 2005
    Applicant: Data Storage Institute
    Inventors: Wen Song, Minghui Hong, Chengwu An, Yong Lu
  • Patent number: 6872997
    Abstract: A magnetic bit structure for a magneto-resistive memory is disclosed that has bit ends that are sufficiently large to accommodate a minimum size contact or via hole. By providing such an arrangement, the magnetic bit structure may be fabricated using conventional contact and/or via processing steps. As such, the cost of manufacturing the device may be reduced, and the overall achievable yield may be increased.
    Type: Grant
    Filed: January 26, 2004
    Date of Patent: March 29, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Harry Liu, William Larson, Lonny Berg, Theodore Zhu, Shaoping Li, Romney R. Katti, Yong Lu, Anthony Arrott
  • Patent number: 6865106
    Abstract: A technique to read a stored state in a magnetoresistive random access memory (MRAM) device, such as a giant magneto-resistance (GMR) MRAM device or a tunneling magneto-resistance (TMR) device uses a bit line in an MRAM device that is segmented into a first portion and a second portion. An interface circuit compares the resistance of a first portion and a second portion of a first bit line to the resistance of a first portion and a second portion of a second bit line to determine the logical state of a cell in the first bit line. The interface circuit includes a reset circuit that selectively couples the outputs of the interface circuit together. A subsequent decoupling of the outputs allows cross-coupling within the interface circuit to latch the outputs to a logical state corresponding to the stored magnetic state, thereby allowing the stored state of a cell to be read.
    Type: Grant
    Filed: February 10, 2004
    Date of Patent: March 8, 2005
    Assignee: Micron Technology, Inc.
    Inventors: David E. Fulkerson, Yong Lu
  • Patent number: 6862700
    Abstract: A redundancy scheme for a memory is disclosed that is programmable both before and after the memory device is packaged and/or installed in a system. This is preferably accomplished by using programmable non-volatile memory elements to control the replacement circuitry. Because the programmable memory elements are non-volatile, the desired replacement configuration is not lost during shipping, or if power is lost in a system. By allowing post-packaging replacement of defective memory elements, the overall yield of the device may be improved. By allowing post system installation replacement of defective memory elements, the reliability of many systems may be improved. In addition, the disclosed redundancy scheme allows two or more defective memory elements from different rows or columns to be replaced with memory elements from a single redundant low or column. This provides added flexibility during the replacement process.
    Type: Grant
    Filed: October 14, 2003
    Date of Patent: March 1, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Theodore Zhu, Gary Kirchner, Richard W. Swanson, Yong Lu
  • Publication number: 20040240264
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising a pinned magnetic layer and a free magnetic layer. The two magnetic layers are formed having widened regions at the ends of the layers. As such, the shape made out by the magneto-resisitve memory, from a top-view perspective, is wide at the ends and narrower at the mid-, forming an I shape in one preferred embodiment. The end portions of the free magnetic layer are allowed to magnetically couple to the end portions of the pinned magnetic layer such that magnetic coupling is shifted to these widened regions and coupling in the mid-portion between the widened regions is minimized. Thus, the influence of the pinned magnetic layer on the magnetization orientation of the mid-portion of the free magnetic layer is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Application
    Filed: July 7, 2004
    Publication date: December 2, 2004
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott, Joel Drewes
  • Publication number: 20040213055
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising two pinned magnetic layers on one side of a free magnetic layer. The pinned magnetic layers are formed with anti-parallel magnetization orientations such that a net magnetic moment of the two layers is substantially zero. The influence of pinned magnetic layers on free magnetic layer magnetization orientations is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Application
    Filed: March 16, 2004
    Publication date: October 28, 2004
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott
  • Publication number: 20040185675
    Abstract: A process that advantageously forms MRAM cells without the application of ion beam milling processes. Unlike conventional processes that rely on ion beam milling processes to remove materials from a magnetoresistive sandwich from areas other than areas that will later form MRAM cell bodies, this process forms a layer of photoresist over areas other than those areas that correspond to MRAM cell bodies. The photoresist is lifted off after the deposition of a magnetoresistive sandwich that forms the MRAM cell bodies, thereby safely removing the magnetoresistive sandwich from undesired areas while maintaining the magnetoresistive sandwich in the areas corresponding to MRAM cell bodies.
    Type: Application
    Filed: October 2, 2003
    Publication date: September 23, 2004
    Applicant: Micron Technology, Inc.
    Inventors: Yong Lu, Theodore Zhu
  • Patent number: 6791856
    Abstract: MRAM architectures are disclosed that produce an increased write margin and write selectivity without significantly reducing the packing density of the memory. The major axes of the magneto-resistive bits are offset relative to the axes of the digital lines to produce a magnetic field component from the digital line current that extends along the major axis of the magneto-resistive bits.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: September 14, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Shaoping Li, Theodore Zhu, Anthony S. Arrott, Harry Liu, William L. Larson, Yong Lu
  • Publication number: 20040160813
    Abstract: A technique to read a stored state in a magnetoresistive random access memory (MRAM) device, such as a giant magneto-resistance (GMR) MRAM device or a tunneling magneto-resistance (TMR) device uses a bit line in an MRAM device that is segmented into a first portion and a second portion. An interface circuit compares the resistance of a first portion and a second portion of a first bit line to the resistance of a first portion and a second portion of a second bit line to determine the logical state of a cell in the first bit line. The interface circuit includes a reset circuit that selectively couples the outputs of the interface circuit together. A subsequent decoupling of the outputs allows cross-coupling within the interface circuit to latch the outputs to a logical state corresponding to the stored magnetic state, thereby allowing the stored state of a cell to be read.
    Type: Application
    Filed: February 10, 2004
    Publication date: August 19, 2004
    Inventors: David E. Fulkerson, Yong Lu
  • Publication number: 20040155307
    Abstract: A magnetic bit structure for a magneto-resistive memory is disclosed that has bit ends that are sufficiently large to accommodate a minimum size contact or via hole. By providing such an arrangement, the magnetic bit structure may be fabricated using conventional contact and/or via processing steps. As such, the cost of manufacturing the device may be reduced, and the overall achievable yield may be increased.
    Type: Application
    Filed: January 26, 2004
    Publication date: August 12, 2004
    Inventors: Harry Liu, William Larson, Lonny Berg, Theodore Zhu, Shaoping Li, Romney R. Katti, Yong Lu, Anthony Arrott
  • Publication number: 20040145943
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising a pinned magnetic layer and a free magnetic layer. The two magnetic layers are formed having widened regions at the ends of the layers. As such, the shape made out by the magneto-resisitve memory, from a top-view perspective, is wide at the ends and narrower at the mid-, forming an I shape in one preferred embodiment. The end portions of the free magnetic layer are allowed to magnetically couple to the end portions of the pinned magnetic layer such that magnetic coupling is shifted to these widened regions and coupling in the mid-portion between the widened regions is minimized. Thus, the influence of the pinned magnetic layer on the magnetization orientation of the mid-portion of the free magnetic layer is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Application
    Filed: January 29, 2003
    Publication date: July 29, 2004
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott, Joel Drewes
  • Patent number: 6765820
    Abstract: A low power, high speed magneto-resistive memory is disclosed. The disclosed memory directly senses the resistive state of one or more magneto-resistive memory elements. This allows the memory to be read during a single read cycle, without the need for a word line current. This may substantially increase the speed and reduce the power of the memory.
    Type: Grant
    Filed: January 27, 2003
    Date of Patent: July 20, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Yong Lu, Theodore Zhu, Romney R. Katti
  • Patent number: 6765823
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising a pinned magnetic layer and a free magnetic layer. The two magnetic layers are formed having widened regions at the ends of the layers. As such, the shape made out by the magneto-resistive memory, from a top-view perspective, is wide at the ends and narrower at the mid-, forming an I shape in one preferred embodiment. The end portions of the free magnetic layer are allowed to magnetically couple to the end portions of the pinned magnetic layer such that magnetic coupling is shifted to these widened regions and coupling in the mid-portion between the widened regions is minimized. Thus, the influence of the pinned magnetic layer on the magnetization orientation of the mid-portion of the free magnetic layer is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Grant
    Filed: January 29, 2003
    Date of Patent: July 20, 2004
    Assignee: Micron Technology Incorporated
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott, Joel Drewes
  • Publication number: 20040133826
    Abstract: A redundancy scheme for a memory is disclosed that is programmable both before and after the memory device is packaged and/or installed in a system. This is preferably accomplished by using programmable non-volatile memory elements to control the replacement circuitry. Because the programmable memory elements are non-volatile, the desired replacement configuration is not lost during shipping, or if power is lost in a system. By allowing post-packaging replacement of defective memory elements, the overall yield of the device may be improved. By allowing post system installation replacement of defective memory elements, the reliability of many systems may be improved. In addition, the disclosed redundancy scheme allows two or more defective memory elements from different rows or columns to be replaced with memory elements from a single redundant low or column. This provides added flexibility during the replacement process.
    Type: Application
    Filed: October 14, 2003
    Publication date: July 8, 2004
    Inventors: Theodore Zhu, Gary Kirchner, Richard W. Swanson, Yong Lu