Apparatuses and methods for mixed charge pumps with voltage regulator circuits
Apparatuses and methods for mixed charge pumps with voltage regulator circuits is disclosed. An example apparatus comprises a first charge pump circuit configured to provide a first voltage, a second charge pump circuit configured to provide a second voltage, a plurality of coupling circuits configured to voltage couple and current couple the first voltage and the second voltage to a common node to provide a regulated voltage, and a feedback circuit configured to regulate the first voltage and the second voltage based on the regulated voltage.
Latest Micron Technology, Inc. Patents:
- ITERATIVE DECODING TECHNIQUE FOR CORRECTING DRAM DEVICE FAILURES
- ITERATIVE ERROR CORRECTION IN MEMORY SYSTEMS
- Integrated Assemblies Comprising Hydrogen Diffused Within Two or More Different Semiconductor Materials, and Methods of Forming Integrated Assemblies
- APPARATUSES AND METHODS FOR ECC PARITY BIT REDUCTION
- NONLINEAR DRAM DIGITAL EQUALIZATION
This application is a divisional of U.S. patent application Ser. No. 15/815,037, filed Nov. 16, 2017, issued as U.S. Pat. No. 10,319,417 on Jun. 11, 2019, which is a continuation of U.S. patent application Ser. No. 15/640,959, filed on Jul. 3, 2017, issued as U.S. Pat. No. 9,847,716 on Dec. 19, 2017, which is a divisional of U.S. patent application Ser. No. 15/144,682, filed May 2, 2016, issued as U.S. Pat. No. 9,722,489 on Aug. 1, 2017. These applications and patents are incorporated by reference herein in their entirety and for all purposes.
BACKGROUNDMany traditional charge pumps include several parallel arrays that are connected together, forming a single charge pump circuit. Traditional charge pump regulation schemes employ a single charge pump circuit to charge multiple capacitive loads. Where the capacitive loads have different target voltages, the charge pump must be regulated at the highest target voltage. The output voltage of the charge pump circuit is then reduced and coupled to lower target voltages of other capacitive loads. Accordingly, a single charge pump must expend significant power to charge up to the higher target voltage, only to have the output coupled back down to a lower target voltage.
Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
Many traditional charge pump circuits provide charge to multiple capacitive loads to differing target voltages and regulate the charge pump at the highest required voltage. The target voltages may be high as a result of capacitive loading on wordlines in, for example, 3D NAND architecture, which is has particularly high capacitive loading requirements. Embodiments of the present invention recognize that regulating the charge pump outputs at the highest voltage has a negative effect on power efficiency and the rise time of charging the loads. Various embodiments disclosed herein use a mixed charge pump scheme (e.g., a charge pump including multiple charge pumps) to provide charge to the different capacitive loads. The outputs of the charge pumps may be voltage coupled and current coupled to provide a regulated voltage and regulated based on a reference voltage. Generally, two signals are voltage coupled when they are closely related in terms of their voltage difference. Similarly, two signals are current coupled when they have a close relationship in terms of the current magnitude that they carry.
The charge pumps 102 and 104 may generally be any device, circuit, or combination thereof configured to provide charge to other electrical components or devices coupled thereto. In various embodiments, the charge pumps 102 and 104 may have one or more stages that, when selectively activated, provide charge to connected electrical components (e.g., a capacitive load) until the charge on the electrical component reaches a target voltage. In some embodiments, the first charge pump circuit 102 and the second charge pump circuit 104 are configured to charge certain connected components to different voltages. For example, the first charge pump circuit 102 may be configured to charge attached components to a first voltage V1 and the second charge pump circuit 104 may be configured to charge attached components to a second voltage V2. In various embodiments, the first charge pump circuit 102 is configured to charge gate voltages of one or more wordline pass gates to the first voltage V1. In various embodiments, the second charge pump circuit 104 is configured to provide charge to one or more wordlines, for example, during a program operation of a memory device. An example charge pump circuit is described in further detail below with respect to
The V1 voltage coupler circuit 106 and the V1 current coupler circuit 108 are configured to voltage couple and current couple, respectively, the output of the first charge pump circuit 102 to a common node 122 to provide a regulated voltage Vreg. The V2 current coupler circuit 110 and V2 voltage coupler circuit 112 are configured to current couple and voltage couple, respectively, the output of the second charge pump circuit 104 to a common node 122 to provide the regulated voltage Vreg. By voltage coupling and current coupling the outputs of the first charge pump circuit 102 and the second charge pump circuit 104 to the common node 122, a single charge pump regulator may be used to regulate the outputs of both the first charge pump circuit 102 and the second charge pump circuit 104, as will be explained in greater detail below.
The first capacitive load 114 may generally be any electrical component, device, or combination thereof that receives charge from the first charge pump circuit 102 during a charging interval. The first charge pump circuit 102 may provide charge to the first capacitive load 114 until a voltage on the first capacitive load 114 is equal to a target voltage (e.g., V1). In various embodiments, the first capacitive load 114 may correspond to one or more pass gates that, when activated, allow charge to be provided to one or more wordlines of a memory array in a memory device.
The second capacitive load 116 may generally be any electrical component, device, or combination thereof that is configured to be charged to the reference voltage Vreg. The second capacitive load 116 may receive charge from the first charge pump circuit 102 and the second charge pump circuit 104, provided through the V1 voltage coupler circuit 106, the V1 current coupler circuit 108, the V2 current coupler circuit 110, and the V2 voltage coupler. In various embodiments, the second capacitive load 116 may correspond to one or more wordlines of a memory array in a memory device. In some embodiments, the first capacitive load 114 may be smaller than the second capacitive load 116, but the first capacitive load 114 may require a higher target voltage than the second capacitive load 116. That is, the first voltage V1 provided to the first capacitive load 114 may be substantially greater than the regulated voltage Vreg provided to the second capacitive load 116.
By providing a mixed charge pump configuration (e.g., the embodiment of
The V1 voltage coupler circuit 106 may be coupled to the variable resistance 118, which may be coupled to ground. The variable resistance 118 and the comparator 120 may be collectively referred to as the feedback circuit. The comparator 120 may be configured to receive a reference voltage Vref and a feedback voltage Vfb. The feedback voltage Vfb may be based on the variable resistance 118 and the regulated voltage Vreg. The variable resistance 118 may act as a resistor divider. By adjusting the resistance ratio, the gain of the comparator 120 may be adjusted. By adjusting the gain, the charge pump circuits 102 and 104 can be regulated at different voltage levels. In an alternative embodiment, the resistance 118 may be fixed and the reference voltage Vref may be adjusted. The output of the comparator 120 may be provided to the first charge pump circuit 102 and the second charge pump circuit 104. The first charge pump circuit 102 and the second charge pump circuit 104 may be selectively activated based on the output of the comparator 120. The output of the comparator 120 may be a voltage that is indicative of the voltage difference between the feedback voltage Vfb and the reference voltage Vref.
In operation, the first charge pump circuit 102 may be selectively activated, and provide charge to the first capacitive load 114, charging the first capacitive load 114 to the first voltage V1. The output of the first charge pump circuit 102 may also be voltage coupled and current coupled to a common node 122 coupled to the second capacitive load 116, to provide a portion of the charge to the second capacitive load 116 as the second capacitive load 116 is charged to the regulated voltage Vreg. The second charge pump circuit 104 may be voltage coupled and current coupled to the common node 122 coupled to the second capacitive load 116 to provide a portion of the charge to the second capacitive load 116 as the second capacitive load 116 is charged to the regulated voltage Vreg. In various embodiments, the first voltage V1 may be greater than the second voltage V2 and the regulated voltage Vreg, and the second voltage V2 may be substantially the same as the regulated voltage Vreg. Because two charge pumps are employed, one of the charge pumps (i.e. the first charge pump circuit 102) may be configured to provide charge for a first target voltage (i.e., V1), while the other charge pump (i.e., the second charge pump circuit 104) may be configured to provide charge for a second, lower target voltage (i.e., V2). This configuration may lead to improved power efficiency by allowing the second charge pump circuit 104 to remain at a lower voltage V2, instead of charging a single charge pump up to the highest target voltage (i.e., V1) and then reducing the voltage to the lower target voltage (i.e., V2). By current coupling and voltage coupling the outputs of the first charge pump circuit 102 and the second charge pump circuit 104, a single feedback circuit may be used to regulate the charge pumps 102 and 104 based on the regulated voltage Vreg.
The V1 voltage coupler circuit 206 may couple the voltage of the first charge pump circuit 202 with the regulated voltage Vreg. The V1 voltage coupler circuit 206 may include a first resistance 222, a first transistor 224, a second transistor 226, and a second resistance 228. The first transistor 224 and the second transistor 226 may be, for example, n-channel field effect transistors NFETs. The output of the first charge pump circuit 202 may be coupled to the first resistance 222, which may be coupled to the drain of the first transistor 224 and the gates of the first transistor 224 and the second transistor 226. The source of the first transistor 224 may be coupled to the drain of the second transistor 226. The source of the second transistor 226 may be coupled to the variable resistance 218 and to the second resistance 228. The second resistance 228 may be coupled to the outputs of the V1 current coupler circuit 208, the V2 current coupler circuit 210, and the V2 voltage coupler circuit 212 at the common node 240. The common node 240 may be coupled to the second capacitive load 216.
The V1 current coupler circuit 208 couples the output current of the first charge pump circuit 202 with the current provided to the second capacitive load 216. The V1 current coupler circuit 208 may include a third transistor 230 and a fourth transistor 232. The third transistor 230 and the fourth transistor 232 may each be, for example, NFET transistors. The gates of the third transistor 230 and the second transistor 232 may each be coupled to the gates of the first transistor 224 and the second transistor 226 in the V1 voltage coupler circuit 206. The output of the first charge pump circuit 202 may be coupled to the drain of the third transistor 230. The source of the third transistor 230 may be coupled to the drain of the fourth transistor 232. The source of the fourth transistor 232 may be coupled to the second resistor 228 of the V1 voltage coupler circuit 206 between the second resistor 228 and the second capacitive load 216.
The V2 current coupler circuit 210 couples the output current of the second charge pump circuit 204 to the common node 240. The V2 current coupler circuit 210 includes a fifth transistor 234 and a sixth transistor 236. The fifth transistor 234 and the sixth transistor 236 may each be, for example, NFET transistors. The gates of the fifth transistor 234 and sixth transistor 236 may each be coupled to the gates of the first transistor 224 and the second transistor 226. The output of the second charge pump circuit 204 may be coupled to the drain of the fifth transistor 234. The source of the fifth transistor 234 may be coupled to the drain of the sixth transistor 236. The source of the sixth transistor 236 may be coupled to the V1 current coupler circuit 208 and the V2 current coupler circuit 210 at the common node 240 between the second resistor 228 and the second capacitive load 216. In various embodiments, the first transistor 224, the third transistor 230, and the fifth transistor 234 may have substantially the same transistor characteristics. Similarly, the second transistor 226, the fourth transistor 232, and the sixth transistor 236 may have substantially the same transistor characteristics.
The V2 voltage coupler circuit 212 may act as a voltage clamp to couple the output voltage of the second charge pump circuit 204 (e.g., V2) to the regulated voltage Vreg. The V2 voltage coupler circuit 212 may include a seventh transistor 238. The output of the second charge pump circuit 204 may be coupled to the drain and the gate of the seventh transistor 238. The source of the seventh transistor may be coupled to the V1 current coupler circuit 208 and the V2 current coupler circuit 210 at the common node 240.
As discussed above, the source of the second transistor 226 may be coupled to the variable resistance 218, which may be coupled to ground. The comparator 220 may receive a reference voltage Vref as a first input and a feedback voltage Vfb, based on the variable resistance 218, as a second input. The output of the comparator 220 may be provided to the first charge pump circuit 202 and the second charge pump circuit 204. The first charge pump circuit 202 and the second charge pump circuit 204 may be selectively activated based on the output of the comparator 220. The variable resistance 218 and the comparator 220 may be collectively referred to as the feedback circuit.
In operation, the first charge pump circuit 202 charges first capacitive load 214, which may be pass gates to one or more wordlines of a memory array (e.g., a wordline passgate of a 3D cross-point array), to the first voltage, V1. The second charge pump circuit 204 charges the second capacitive load 216 through the V2 current coupler circuit 210 and the V2 voltage coupler circuit 212. The first charge pump circuit 202 is also coupled to the second capacitive load 216 through the V1 voltage coupler circuit 206 and the V2 current coupler circuit 208. The first charge pump circuit 202 and the second charge pump circuit 204 may be configured to charge to the first voltage V1 and the second voltage V2, respectively, such that the first charge pump circuit 202 primarily provides charge to the first capacitive load 214 and the second charge pump circuit 204 primarily provides charge to the second capacitive load 216. Accordingly, the second voltage V2 may be regulated to provide the regulated voltage, Vreg, and the second voltage V2 may be maintained by the second charge pump circuit 204 at a level that is less than the first voltage, V1. Therefore, the second charge pump circuit 204 may use fewer charge pump stages than traditional charge pumps, which improves power consumption, area, and rise time of the charge pump circuits.
The first transistor 302 may be diode coupled to a voltage source Vcc, and the source of the first transistor 302 may be coupled to the first stage 304. The first stage 304 includes a first capacitor 308 coupled to a first clock CK1, a second capacitor 310 coupled to a second clock CK2, a second transistor 312, and a third transistor 314. The first capacitor 308 may be coupled to the drains of the first transistor 312 and the second transistor 314. The second capacitor 310 may be coupled to the source of the first transistor 312 and the gate of the second transistor 314. The gate of the first transistor 312 may be coupled to the source of the second transistor 314. The source of the second transistor 314 may also provide the output signal of the first stage 304.
The first clock CK1 and the second clock CK2 may be based, at least in part, on the output of a comparator (e.g., the comparator 120 and/or the comparator 220). Based on the output of the comparator, the first clock CK1 and/or the second clock CK2 may be selectively activated to pump charge from the first stage 304. The second stage 306 operates in much the same way as the first stage 304. However, in the second stage 306, the first clock CK1 is replaced by a third clock CK3 and the second clock CK2 is replaced by a fourth clock CK4. As with the first stage 304, the third clock CK3 and the fourth clock CK4 may be based, at least in part, on the output signal of a comparator, such as the comparator 120 or 220. Because the charge pump circuit 300 uses four independent clocks, the charge pump circuit may be referred to as a four phase charge pump. The first clock CK1, second clock CK2, third clock CK3, and fourth clock CK4 may be provided by conventional clock circuits. As such, a detailed discussion of the clock circuits has been omitted herein in the interest of brevity.
A data strobe signal DQS may be transmitted through a data strobe bus (not shown). The DQS signal may be used to provide timing information for the transfer of data to the memory device 400 or from the memory device 400. The I/O bus 428 is connected to an I/O control circuit 420 that routes data signals, address information signals, and other signals between the I/O bus 428 and an internal data bus 422, an internal address bus 424, and/or an internal command bus 426. An address register 425 may be provided address information by the I/O control circuit 420 to be temporarily stored. The I/O control circuit 420 is coupled to a status register 434 through a status register bus 432. Status bits stored by the status register 434 may be provided by the I/O control circuit 420 responsive to a read status command provided to the memory device 400. The status bits may have respective values to indicate a status condition of various aspects of the memory and its operation.
The memory device 400 also includes a control logic 410 that receives a number of control signals 438 either externally or through the command bus 426 to control the operation of the memory device 400. The control signals 438 may be implemented with any appropriate interface protocol. For example, the control signals 438 may be pin based, as is common in dynamic random access memory and flash memory (e.g., NAND flash), or op-code based. Example control signals 438 include clock signals, read/write signals, clock enable signals, etc. A command register 436 is coupled to the internal command bus 426 to store information received by the I/O control circuit 420 and provide the information to the control logic 410. The control logic 410 may further access a status register 434 through the status register bus 432, for example, to update the status bits as status conditions change. The control logic 410 may be configured to provide internal control signals to various circuits of the memory device 400. For example, responsive to receiving a memory access command (e.g., read, write), the control logic 410 may provide internal control signals to control various memory access circuits to perform a memory access operation. The various memory access circuits are used during the memory access operation, and may generally include circuits such as row and column decoders, charge pump circuits, signal line drivers, data and cache registers, I/O circuits, as well as others.
The address register 425 provides block-row address signals to a row decoder 440 and column address signals to a column decoder 450. The row decoder 440 and column decoder 450 may be used to select blocks of memory cells for memory operations, for example, read and write operations. The row decoder 440 and/or the column decoder 450 may include one or more signal line drivers configured to provide a biasing signal to one or more of the signal lines in the memory array 460. The signal line drivers may drive the signal lines with a pumped voltage that is provided by charge pump circuits 480. The charge pump circuits 480 may be implemented as described above with respect to
A data I/O circuit 470 includes one or more circuits configured to facilitate data transfer between the I/O control circuit 420 and the memory array 460 based on signals received from the control logic 410. In various embodiments, the data I/O circuit 470 may include one or more registers, buffers, and other circuits for managing data transfer between the memory array 460 and the I/O control circuit 420. For example, during a write operation, the I/O control circuit 420 receives the data to be written through the I/O bus 428 and provides the data to the data I/O circuit 470 via the internal data bus 422. The data I/O circuit 470 writes the data to the memory array 460 based on control signals provided by the control logic 410 at a location specified by the row decoder 440 and the column decoder 450. During a read operation, the data I/O circuit reads data from the memory array 460 based on control signals provided by the control logic 410 at an address specified by the row decoder 440 and the column decoder 450. The data I/O circuit provides the read data to the I/O control circuit via the internal data bus 422. The I/O control circuit 420 then provides the read data on the I/O bus 428.
Those of ordinary skill would further appreciate that the various illustrative logical blocks, configurations, modules, circuits, and algorithm steps described in connection with the embodiments disclosed herein may be implemented as electronic hardware, computer software executed by a processor, or combinations of both. Various illustrative components, blocks, configurations, modules, circuits, and steps have been described above generally in terms of their functionality. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
The previous description of the disclosed embodiments is provided to enable a person skilled in the art to make or use the disclosed embodiments. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the principles defined herein may be applied to other embodiments without departing from the scope of the disclosure. Thus, the present disclosure is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope possible consistent with the principles and novel features as previously described.
Claims
1. A method comprising:
- generating a first voltage from a first charge pump circuit;
- generating a second voltage from a second charge pump circuit;
- coupling the first voltage to a common node responsive to the first voltage;
- coupling the second voltage to a common node responsive to the first voltage and the second voltage;
- providing a regulated voltage in response to coupling the first voltage and the second voltage to the common node; and
- regulating the first voltage and the second voltage based on the regulated voltage.
2. The method of claim 1, wherein coupling the first voltage and the second voltage to the common node is executed by a plurality of coupling circuits.
3. The method of claim 1, wherein providing the regulated voltage includes coupling the first voltage to the common node via a first voltage coupler circuit and coupling the second voltage to the common node via a second voltage coupler circuit.
4. The method of claim 3, wherein coupling the first voltage to the common node via the first voltage coupler circuit includes:
- coupling a first resistance to the first voltage;
- coupling a first NFET and a second NFET in series to the first resistance; and
- coupling a second resistance to the second NFET and the common node.
5. The method of claim 4, further comprising coupling a gate of the first NFET and a gate of the second NFET to the first resistance.
6. The method of claim 3, wherein coupling the second voltage to the common node via the second voltage coupler circuit includes coupling a first NFET diode to the second voltage and coupling the first NFET to the common node.
7. The method of claim 1, wherein providing the regulated voltage includes coupling the first voltage to the common node via a first current coupler circuit and coupling the second voltage to the common node via a second current coupler circuit.
8. The method of claim 7, further comprising coupling a first NFET and a second NFET in series between the first voltage and the common node.
9. The method of claim 7, further comprising coupling a first NFET and a second NFET in series between the second voltage and the common node.
10. An apparatus comprising:
- a first charge pump circuit configured to generate a first output voltage at a first output;
- a second charge pump circuit configured to generate a second output voltage at a second output, the second output voltage less than the first output voltage; and
- a plurality of coupling circuits that includes: a first coupling circuit configured to voltage couple and current couple the first charge pump circuit to provide a regulated voltage responsive to the first output voltage; and a second coupling circuit configured to voltage couple and current couple the second charge pump circuit to a common node to provide the regulated voltage responsive to the first and second output voltages,
- wherein the second output voltage is regulated to provide the regulated voltage and the second output voltage is maintained by the second charge pump circuit at a level less than the first output voltage.
11. The apparatus of claim 10, wherein each of the first charge pump circuit and the second charge pump circuit comprises a plurality of charge pump stages, wherein the second charge pump circuit comprises fewer charge pump stages than the first charge pump circuit.
12. The apparatus of claim 10, wherein the first current coupler circuit comprises a first NFET and a second NFET coupled in series between the first output and the common node.
13. The apparatus of claim 12, wherein the second current couple circuit comprising a first NFET and a second NFET coupled in series between the second output and the common node.
14. The apparatus of claim 10, wherein the first charge pump circuit is configured to provide charge to charge a first capacitive load to the first output voltage.
15. The apparatus of claim 14, wherein the plurality of coupling circuits are configured to provide charge to charge a second capacitive load to the regulated voltage.
16. The apparatus of claim 10, further comprising a feedback circuit coupled to the plurality of coupling circuits and configured to regulate the first charge pump circuit and the second charge pump circuit based, at least in part, on the regulated voltage.
17. The apparatus of claim 16, wherein the first output voltage is regulated at a voltage level higher than the regulated voltage.
18. The apparatus of claim 16, wherein the feedback circuit comprises a variable resistance coupled to the regulated voltage and configured to provide a feedback signal based on the regulated voltage and a value of the variable resistance.
19. The apparatus of claim 18, wherein the feedback circuit further comprises a comparator configured to receive the feedback signal and a reference voltage, and to provide an output to regulate the first charge pump circuit and the second charge pump circuit.
20. The apparatus of claim 19, wherein the first charge pump circuit and the second charge pump circuit each comprise a plurality of charge pump stages, wherein each charge pump stage is activated responsive to the output of the comparator.
8436674 | May 7, 2013 | Standley |
9722489 | August 1, 2017 | Guo et al. |
9847716 | December 19, 2017 | Guo et al. |
20080232174 | September 25, 2008 | Cornwell |
20170317585 | November 2, 2017 | Guo et al. |
20180076710 | March 15, 2018 | Guo et al. |
- U.S. Appl. No. 15/144,682, entitled “Apparatuses and Methods for Mixed Charge Pumps With Voltage Regulator Circuits”, filed May 2, 2016.
- U.S. Appl. No. 15/640,959, entitled “Apparatuses and Methods for Mixed Charge Pumps With Voltage Regulator Circuits”, filed Jul. 3, 2017.
- U.S. Appl. No. 15/815,037, entitled ‘Apparatuses and Methods for Mixed Charge Pumps With Voltage Regulator Circuits’, filed Nov. 16, 2017.
Type: Grant
Filed: May 20, 2019
Date of Patent: Feb 23, 2021
Patent Publication Number: 20190272856
Assignee: Micron Technology, Inc. (Boise, ID)
Inventors: Xiaojiang Guo (San Jose, CA), Qiang Tang (Cupertino, CA)
Primary Examiner: Jason Lappas
Application Number: 16/417,528
International Classification: G11C 16/24 (20060101); G11C 5/14 (20060101); G11C 16/30 (20060101); G11C 11/4074 (20060101);