Semiconductor device and method of forming monolithic surge protection resistor
A semiconductor device has a substrate and a first semiconductor layer with a high resistivity, such as an epitaxial layer with a resistivity in the range of 3000-5000 ohms/cm2, formed over the substrate. A second semiconductor layer is formed at least partially in the first semiconductor layer. A capacitor is formed at least partially over the first semiconductor layer. The capacitor has a plurality of trenches extending through the first semiconductor layer and into the substrate, and a first insulating layer formed in the trench. The trenches can be parallel, serpentine, or other geometric shape. The capacitor also has a second insulating layer formed over the first insulating layer, and a polysilicon layer formed over the second insulating layer. A conductive layer is formed over the capacitor. The first semiconductor layer with high resistivity provides a vertical path to discharge high voltage events incident on the capacitor.
Latest MACOM Technology Solutions Holdings, Inc. Patents:
- Level shifter with expanded voltage range
- Tapered waveguide semiconductor optical devices with increased facet reflectivity
- Group III nitride-based monolithic microwave integrated circuits having multi-layer metal-insulator-metal capacitors
- Hybrid phase-interpolator
- Configurable metal—insulator—metal capacitor and devices
The present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming a monolithic surge protection resistor for a high voltage capacitor or other semiconductor device.
BACKGROUNDSemiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, and various analog and digital circuits.
Semiconductor devices perform a wide range of functions, such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays. Semiconductor devices are found in the fields of communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aerospace, aviation, automotive, industrial controllers, and office equipment.
One known semiconductor device is a high voltage capacitor in a monolithic semiconductor package. A high voltage capacitor has a normal operating range in the hundreds or even thousands of volts. The capacitor commonly has a dielectric layer disposed between two conductive terminals. In the event of a surge of high voltage, in excess of the capacitor's rating, leakage currents are induced that can damage the capacitor. The excess leakage current can flow from the high voltage terminal of the capacitor, laterally through the dielectric layer, and out the side of the semiconductor package just below the dielectric layer. A common solution is to add a resistor external to the capacitor semiconductor package to dissipate the excess leakage current. The external resistor adds another device to the limited printed circuit board (PCB) area, and increases manufacturing costs.
The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
An electrically conductive layer 112 is formed over active surface 110 using physical vapor deposition (PVD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD), electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 112 can be one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), or other suitable electrically conductive material. Conductive layer 112 operates as contact pads electrically connected to the circuits on active surface 110.
In various implantation steps described herein, the doping is performed by ion implantation, solid diffusion, liquid diffusion, spin-on deposits, plasma doping, vapor phase doping, laser doping, or the like. Doping with boron (B), aluminum (Al), or gallium (Ga) results in a p-type region, and doping with phosphorus (P), antimony (Sb), or arsenic (As) impurities results in n-type region. Other dopants may be utilized, such as bismuth (Bi) and indium (In), depending on the material of the substrate and the desired strength of the doping.
In
In
The sidewalls 132 of each trench 124 can be smoothed using an isotropic plasma etch and may be used to remove a thin layer of silicon, e.g., 0.1-1.0 mm from the trench sidewalls. Alternatively, a sacrificial thermal oxide or silicon dioxide layer 134 can be grown on sidewall surfaces 132 of trenches 124, as shown in
In
In
In
In
A polysilicon layer 152 is formed over insulating layer 150 using CVD. Polysilicon layer 152 is formed as one or more thin film layers to completely fill trenches 124. In one embodiment, a first layer of polysilicon 152a is formed over insulating layer 150 and into trenches 124 with a thickness of 0.5-2.5 mm. Polysilicon 152a is doped with phosphorus oxychloride (POCl3) impurities using diffusion deposition at 950-1100° C. A second layer of polysilicon 152b is formed over polysilicon layer 152a and into trenches 124 with a thickness of 0.5-2.5 mm. Polysilicon 152b is doped with POCl3 impurities using diffusion deposition at 950-1100° C. A third layer of polysilicon 152c is formed over polysilicon layer 152b and into trenches 124 with a thickness of 0.5-2.5 mm. Polysilicon 152c is doped with POCl3 impurities using diffusion deposition at 950-1100° C. Following diffusion, a drive-in step can be performed at a temperature of 950-1100° C. for 0.5-2.0 hours.
In
In
An electrically conductive layer 176 is formed over surface 178 of substrate 100. Conductive layer 176 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material formed using patterning with PVD, CVD, PECVD, sputtering, electrolytic plating, electroless plating process, or other suitable metal deposition process.
In
In another embodiment, continuing from
In
An insulating layer 210 is formed over insulating layer 208. Insulating layer 210 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, polyimide, BCB, PBO, or other suitable dielectric material. Insulating layer 210 is formed using PVD, CVD, PECVD, or LPCVD. In one embodiment, insulating layer 210 is a first Si3N4 layer with a thickness of 0.5 mm, and a second TLO layer, such as SiO2, with a thickness of 1.0 mm, to form a protective layer against moisture and other contaminants over insulating layer 208.
A polysilicon layer 212 is formed over insulating layer 210 using CVD. Polysilicon layer 212 is formed as one or more thin film layers. In one embodiment, a first layer of polysilicon 212a is formed over insulating layer 210 with a thickness of 0.5-2.5 mm. Polysilicon 212a is doped with POCl3 impurities using diffusion deposition at 950-1100° C. A second layer of polysilicon 212b is formed over polysilicon layer 212a with a thickness of 0.5-2.5 mm. Polysilicon 212b is doped with POCl3 impurities using diffusion deposition at 950-1100° C. A third layer of polysilicon 212c is formed over polysilicon layer 212b with a thickness of 0.5-2.5 mm. Polysilicon 212c is doped with POCl3 impurities using diffusion deposition at 950-1100° C. Following diffusion, a drive-in step can be performed at a temperature of 950-1100° C. for 0.5-2.5 hours.
Region 216a represents the area for a first high voltage capacitive structure in substrate 100, possibly contained within a first semiconductor die 104a from
In
Conductive layers 220-222 can be used as a mask to remove a portion of polysilicon layer 152 and insulating layers 148 and 150, e.g., by using a dry etch, followed by a wet dip for higher selectivity. An insulating layer 226 is formed over surface 128 and sidewalls 228 of conductive layers 220-222 and top surface 270, similar to
An electrically conductive layer 236 is formed over surface 238 of substrate 100. Conductive layer 236 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material formed using patterning with PVD, CVD, PECVD, sputtering, electrolytic plating, electroless plating process, or other suitable metal deposition process.
A portion of insulating layer 226 and insulating layer 232 is removed to expose surface 270 of conductive layer 222. Substrate 100 is singulated using saw blade or cutting tool 240 to separate high voltage capacitor 218a in region 216a from high voltage capacitor 218b in region 216b, similar to
While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.
Claims
1. A semiconductor device, comprising:
- a substrate;
- a first semiconductor layer comprising a high resistivity formed over a first surface of the substrate; and
- a circuit element formed at least partially over the first semiconductor layer, wherein the circuit element includes, (a) a trench extending through the first semiconductor layer and into the substrate, (b) a first insulating layer formed in contact with a sidewall of the first semiconductor layer in the trench, (c) a polysilicon layer formed over the first insulating layer, and (d) a first conductive layer formed over a second surface of the substrate opposite the first surface of the substrate.
2. The semiconductor device of claim 1, wherein the high resistivity of the first semiconductor layer is in the range of 3000-5000 ohms/cm2.
3. The semiconductor device of claim 1, wherein the circuit element includes a capacitive structure comprising the polysilicon layer, first insulating layer, and first conductive layer.
4. The semiconductor device of claim 3, wherein the capacitive structure further includes a second conductive layer formed over the semiconductor layer.
5. The semiconductor device of claim 3, wherein the capacitive structure includes:
- the trench extending through the first semiconductor layer and into the substrate; and
- the first insulating layer formed in contact with the sidewall of the trench.
6. The semiconductor device of claim 5, wherein the capacitive structure further includes:
- a second insulating layer formed over the first insulating layer; and
- the polysilicon layer formed over the second insulating layer.
7. A semiconductor device, comprising:
- a semiconductor material;
- an epitaxial layer comprising a resistivity formed over a first surface of the semiconductor material; and
- a circuit element formed at least partially over the epitaxial layer, wherein the circuit element includes, (a) a trench extending through the epitaxial layer and into the semiconductor material, (b) a first insulating layer formed over a sidewall of the epitaxial layer in the trench, (c) a first conductive layer formed over the first insulating layer, and (d) a second conductive layer formed over a second surface of the semiconductor material opposite the first surface of the semiconductor material.
8. The semiconductor device of claim 7, wherein the resistivity of the epitaxial layer is in the range of 3000-5000 ohms/cm2.
9. The semiconductor device of claim 7, wherein the circuit element includes a capacitor comprising the first conductive layer, first insulating layer, and second conductive layer.
10. The semiconductor device of claim 9, wherein the capacitor extends through the epitaxial layer and into the semiconductor material.
11. The semiconductor device of claim 9, wherein the capacitor further includes a third conductive layer formed over the epitaxial layer.
12. The semiconductor device of claim 7, wherein the capacitor further includes:
- a second insulating layer formed over the first insulating layer; and
- the first conductive layer formed over the second insulating layer.
13. The semiconductor device of claim 7, further including a semiconductor layer formed at least partially in the epitaxial layer.
14. A method of making a semiconductor device, comprising:
- providing a substrate;
- forming a first semiconductor layer comprising a high resistivity over a first surface of the substrate; and
- forming a circuit element at least partially over the first semiconductor layer, wherein forming the circuit element includes, (a) forming a trench extending through the first semiconductor layer and into the substrate, (b) forming a first insulating layer over a sidewall of the first semiconductor layer in the trench, (c) forming a first conductive layer over the first insulating layer, and (d) forming a second conductive layer over a second surface of the substrate opposite the first surface of the substrate.
15. The method of claim 14, wherein the high resistivity of the first semiconductor layer is in the range of 3000-5000 ohms/cm2.
16. The semiconductor device of claim 14, wherein the circuit element includes a capacitor comprising the first conductive layer, first insulating layer, and second conductive layer.
17. The method of claim 16, wherein the capacitor extends through the first semiconductor layer and into the substrate.
18. The method of claim 16, wherein forming the capacitor further includes forming a third conductive layer over the first semiconductor layer.
19. The method of claim 14, wherein forming the capacitor further includes:
- forming a second insulating layer over the first insulating layer; and
- forming the first conductive layer over the second insulating layer.
20. The method of claim 14, further including forming a second semiconductor layer at least partially in the first semiconductor layer.
9178080 | November 3, 2015 | Kalnitsky |
20040099898 | May 27, 2004 | Grivna |
20060202249 | September 14, 2006 | Cheng et al. |
20120080771 | April 5, 2012 | Yang et al. |
20180076338 | March 15, 2018 | Nishiwaki |
S63114158 | May 1988 | JP |
H0232564 | February 1990 | JP |
Type: Grant
Filed: Sep 30, 2021
Date of Patent: Jun 18, 2024
Patent Publication Number: 20230099042
Assignee: MACOM Technology Solutions Holdings, Inc. (Lowell, MA)
Inventors: James J. Brogle (Merrimac, MA), Timothy E. Boles (Tyngsboro, MA)
Primary Examiner: Jose R Diaz
Application Number: 17/449,600
International Classification: H01L 29/94 (20060101); H01L 29/66 (20060101); H01L 49/02 (20060101);