DUAL GATE OXIDE STRUCTURE IN SEMICONDUCTOR DEVICE AND METHOD THEREOF
In the method of manufacturing a dual gate oxide layer of a semiconductor device, which has first and second active regions operating at mutually different voltages on a semiconductor substrate, the first and second active regions having a device isolation layer of STI (Shallow Trench Isolation) structure; the method of manufacturing the dual gate insulation layer includes, forming the device isolation layer so that an uppermost part thereof is positioned lower than an upper surface of the first and second active regions, before forming a gate insulation layer corresponding to each of the first and second active regions. Whereby, it is be effective till a portion of trench sidewall utilized as the active region, to increase a cell current of the active region and to prevent a stringer caused by a stepped coverage between the active region and a field region and a dent caused on a boundary face between the active region and the field region.
Latest Samsung Electronics Patents:
- PHOTORESIST COMPOSITIONS AND METHODS OF MANUFACTURING INTEGRATED CIRCUIT DEVICES USING THE SAME
- LENS DRIVING DEVICE AND CAMERA MODULE INCLUDING THE SAME
- ELECTRONIC SYSTEM AND METHOD OF MANAGING ERRORS OF THE SAME
- SEALING STRUCTURE AND MATERIAL CONTAINING DEVICE INCLUDING THE SAME
- STORAGE DEVICE, METHOD OF OPERATING STORAGE CONTROLLER, AND UFS SYSTEM
This application is a divisional of U.S. patent application Ser. No. 10/876,277, filed Jun. 23, 2004, now pending, which is claims priority from Korean Patent Application No. 2003-0040714, filed on Jun. 23, 2003, the disclosure of which are incorporated herein in its entirety by reference.
FIELD OF THE INVENTIONThis disclosure relates to a semiconductor device, and more particularly, to a method of forming a dual gate oxide having oxide layers based on different thickness in different voltage regions.
PRIOR ART OF THE INVENTIONIn a semiconductor memory device such as an SRAM etc., an operating voltage of a transistor constituting a memory cell and an operating voltage of transistor positioned within a peripheral logic circuit to access data of the memory cell are typically different from each other, thus a thickness of gate insulation layers, e.g., oxide layers, are also different. Further, in the field of power devices such as LDI (LCD Driver IC) products, a low voltage operation for driving a logic circuit and a high voltage operation for driving an LCD are all necessary in a driving device, thus a gate oxide layer should have a dual gate structure and an employment for a shallow trench isolation (STI) structure based on a reduction of line width, which is also tending to be used.
However, in applying a dual gate oxide to the STI structure using manufacturing processes of the prior art, an uppermost part of the device isolation layer is positioned higher than an upper surface of active region, which causes a stepped coverage therebetween. If the stepped coverage occurs, a portion of trench sidewall ca not be used as the active region, and a stringer occurs due to the stepped coverage between the active region and the field region. This also causes a relatively severe dent on a boundary face between the active region and the field region owing to a wet etching rate difference between materials of a field oxide layer formed in the STI and a thermal oxide layer formed in the active region.
The dual gate oxide manufacturing process of the prior art will be described referring to
Referring to
In a first step, as shown in
In a second step, as shown in
In a third step, as shown in
In a fourth step, as shown in
In a fifth step, as shown in
In a sixth step, as shown in
As the result of that process, the thinned gate oxide layer 116 of second thermal oxide material for use of a low voltage is formed on the first active region I, and the thick gate oxide layer 114 of first thermal oxide material for use of a high voltage is formed on the second active region II.
Even though this structure of dual gate oxide layer based on the prior art can increase an integration of device, a size of active region has a fixed structure, and an upper part of STI is positioned higher than an upper part of the active region, causing a stepped structure, thus there are many problems as follows.
First, since the upper part of STI is positioned higher than an upper part of the active region, i.e., the stepped structure, a trench sidewall portion can not be used as the active region, which cause the active region to have a fixed size.
Also, in a subsequent gate etching process, a stringer based on the stepped coverage between an active region and a field region is caused.
Further, the STI is formed of field oxide material such as USG or HDP etc., and the gate oxide layer is formed of thermal oxide material, thus in using an etching process to form the dual gate oxide layer, a severe dent is caused on a boundary face between the active region and the field region owing to a wet etching rate difference between the field oxide layer and the thermal oxide layer.
Embodiments of the invention address these and other limitations of the prior art.
SUMMARY OF THE PRESENT INVENTIONExample embodiments of the present invention provide a dual gate oxide structure in a semiconductor device and a method of forming the structure, which is capable of extending an area of active region by utilizing a trench sidewall portion of device isolation layer as the active region. Herewith, a cell current of active region can increase to enhance a characteristic of device. In addition, a stringer causable by a stepped coverage between an active region and a field region can be prevented, and it can be prevented a dent causable on a boundary face between the active region and the field region owing to a wet etching rate difference between field oxide material formed on a STI and thermal oxide material formed on the active region.
According to an exemplary embodiment of the present invention, a method of forming a dual gate oxide layer includes, sequentially accumulating a first insulation layer and a second insulation layer on a semiconductor substrate; sequentially etching the second insulation layer, the first insulation layer and a portion of the semiconductor substrate, and forming a trench for defining first and second active regions on the semiconductor substrate; filling up the trench with a field oxide layer, and then, flattening the field oxide layer and the second insulation layer so that the second insulation layer accumulated on the first insulation layer remains by a determined thickness, to thus form a device isolation layer; removing the remaining second insulation layer, and etching the first insulation layer and the device isolation layer in such a way that an uppermost part of the device isolation layer is positioned below an upper surface of the first and second active regions; forming a first thermal oxide layer for use of a gate oxide layer on the first and second active regions; and removing the first thermal oxide layer provided with the first active region, and then, forming a second thermal oxide layer for use of a gate oxide layer on the first active region, the second thermal oxide layer having a thickness thinner than the first thermal oxide layer.
The device isolation layer is formed so that an uppermost part of the device isolation layer is positioned below by a determined thickness from an upper surface of the first and second active regions.
BRIEF DESCRIPTION OF THE DRAWINGSThe above and other features of exemplary embodiment of the present invention will become readily apparent from the description of the exemplary embodiments that follows, with reference to the attached drawings.
The present invention and example embodiments, thereof, are more fully described below with reference to
Reference character I indicates a low voltage (LV) region as a first active region on which a thinned gate oxide layer will be formed, and reference character II designates a high voltage (HV) region as a second active region on which a thick gate oxide layer will be formed. The HV region indicates a region designed to have an internal voltage of approximately 3.3V through 50V in an operating voltage.
In a first step, as shown in
The first insulation layer 202 can be formed of oxide material through a thermal oxide method, and the second insulation layer 204 can be formed through LPCVD (Low Pressure Chemical Vapor Deposition), for example.
Further, in performing a flattening process such as a chemical mechanical polishing (CMP) etc., the second insulation layer 204 can be formed of SiN or SiON material having a relatively low removal rate as compared with the field oxide layer.
In a second step, as shown in
In a third step, as shown in
The field oxide layer 208 fills the trenches t1, t2 enough to sufficiently cover a surface of the semiconductor substrate. Further, the field oxide layer 208 may be formed of, for example, an oxide layer group such as SOG (Spin On Glass), USG (Undoped Silicate Glass), BPSG (Boron Phosphorus Silicate Glass), PSG (Phosphor Silicate Glass), PE-TEOS (Plasma Enhanced Tetra Ethyl Ortho Silicate) and flowable oxide material, or can be formed of a multilayer containing two or more from the oxide layer group. The oxide layer group can be formed through a CVD (chemical vapor deposition), a reflow system and a deposition using a high density plasma (HDP) equipment, for example. In performing the CMP, the second insulation layer 204 functions as a stop layer on which the polishing operation is ultimately stopped.
In a fourth step, as shown in
Subsequently, the first insulation layer 202 and the device isolation layers 210, 212 together are etched so that an uppermost part of the first and second device isolation layers 210, 212 is positioned below an upper surface of the first and second active regions I, II with a difference of determined thickness (h), resulting in
The first insulation layer 202 is formed of oxide material, and the field oxide layer 208 constituting the device isolation layers 210, 212 may also be formed of oxide material, thus the first insulation layer 202 and the device isolation layers 210, 212 together can be etched by controlling etching equipment. That is, the device isolation layers 210, 212 are made of the same material are etched at the same time when the first insulation layer 202 is etched. Thus the first insulation layer is removed and an upper part of the device isolation layer 210, 212 can be formed so as to be positioned below by a determined thickness (h) from an upper surface of the first and second active regions I, II. Therefore, a process of specifically removing the first insulation layer 202, which is required for the prior art, is unnecessary using embodiments of the invention.
Further, an end of uppermost part of the device isolation layer 210, 212 is positioned below by a determined thickness (h) from an upper surface of the first and second active regions I, II, thus surfaces of less-filled trench sidewalls 215, 217 are exposed so that a gate oxide layer can be formed in the exposed portions in a subsequent process.
The determined thickness (h) may have a significant meaning in the present invention in that the end of uppermost part of the device isolation layer 210, 212 is positioned below the upper surface of the first and second active regions I, II so as to increase an effective area of the active region by utilizing the surfaces 215, 217 of the less-filled trench sidewalls 215, 217 as the active region. Herewith, in considering possible defects in the device isolation, it is desirable to form the device isolation layer 210, 212 to be positioned below by about 200 Å through 300 Å from the upper surface of the first and second active regions I, II.
In the prior art there was the problem for the stepped coverage that a sidewall portion of trench can not be utilized as the active region because the uppermost end of the device isolation layer was positioned higher than an upper surface of the active region. However, in embodiments of the present invention, the end of uppermost part of the device isolation layer 210, 212 is positioned below the upper surface of the first and second active regions I, II, thus the less-filled trench sidewalls 215, 217 can be used as the active region to increase an area and cell current of the active region. Further, as was described above, even in forming the device isolation layer so that the uppermost end of the device isolation layer 210, 212 is positioned below the upper surface of the first and second active regions I, II, the oxide layer of the first and second active regions I, II can be formed by a normal thickness on the less-filled trench sidewalls 215, 217 of the device isolation layer. In other words, the less-filled trench sidewalls 215, 217 can be utilized as the active region.
If the field region is positioned higher than the active region such as in the prior art, a poly stringer can be caused in a subsequent gate etching process, but in embodiments of the present invention, the stringer can be prevented since the field region is positioned below the active region.
It can be also prevented a phenomenon that a severe dent is caused on a boundary face between the active region and the field region due to a wet etching rate difference between materials of the field oxide layer formed on the device isolation layer and of thermal oxide layer formed on the active region.
In a fifth step, as shown in
In a sixth step, as shown in
In a seventh step, as shown in
As the result of these processes, an uppermost end of the device isolation layer 210, 212 is positioned below an upper surface of the first and second active regions I, II, and the thinned gate oxide layer 216 of second thermal oxide material for use of low voltage is formed on an upper surface of the first active region I and on the second sidewall 217 of less-filled trench, and the thick gate oxide layer 214 of first thermal oxide material for high voltage use is formed on an upper surface of the second active region II and on the first sidewall 215 of the less-filled trench.
According to this exemplary embodiment of the present invention, an end of uppermost part of the device isolation layer is positioned below an upper surface of the active region, thus the less-filled trench sidewall can be used as the active region to increase an area and cell current of the active region. In addition, stringers caused by a stepped coverage between the active region and field region can be prevented. Further severe dents found in the prior art that are caused on a boundary between the active region and the field region, owing to a wet etching rate difference between materials of the field oxide layer formed on the STI and of the thermal oxide layer formed on the active region of the prior art can also be prevented.
In an eighth step, as shown in
The gate pattern is not limited to the designed scheme described in the exemplary embodiment of the present invention, but can be designed variously.
In the meantime, a nitride layer masking method as an example can be applied in conjunction with the present invention, instead of the general photolithograph process described above in the inventive exemplary embodiment.
Though was not shown in the drawings, the device isolation layer 210 is formed so that an uppermost part thereof is positioned below an upper surface of the first and second active regions I, II, and thereon, a nitride layer is deposited entirely. Subsequently, the nitride layer is selectively etched so as to expose the second active region II and a portion of the device isolation layer 210, to thus selectively leave the nitride layer only the first active region I. Then, the remaining nitride layer is used as a mask, to form the first thermal oxide layer 214 of about 400 through 450 Å for use of high voltage on an exposed surface of the second active region II, and next, the remaining nitride layer is removed and the second thermal oxide layer 216 of 30 through 50 Å for use of low voltage is formed on the first active region. Thereby, it is completed a process of forming the dual gate oxide layer that the uppermost part of device isolation layer is positioned below the upper surface of the active region.
As was described above, according to an exemplary embodiment of the present invention, a trench interface of STI is utilized as an active region to increase an area of the active region with an effect of increasing a cell current.
Further, defects caused by an irregular thickness between the pad oxide layer and the thermal oxide layer of high voltage region can be reduced, or eliminated, and a stringer caused by a stepped coverage between the active region and the field region can be prevented.
In addition, it can be prevented a dent caused on a boundary face between the active region and the field region owing to a wet etching rate difference between materials of the field oxide layer formed on the STI and of the thermal oxide layer formed on the active region.
Of course, the invention can be practiced in a number of ways, and the particular embodiments described above and below are only examples, and are not limited to their details.
According to further exemplary embodiments of the present invention, in a method of manufacturing a dual gate insulation layer of a semiconductor device which has first and second active regions operating at mutually different voltages on a semiconductor substrate, the first and second active regions having a device isolation layer of STI (Shallow Trench Isolation) structure; the method includes forming the device isolation layer so that an uppermost part of the device isolation layer is positioned lower than an upper surface of the first and second active regions, before forming a gate insulation layer corresponding to each of the first and second active regions.
To achieve the invention and according to an exemplary embodiment of the present invention, in a dual gate oxide structure of a semiconductor device which has first and second active regions operating at mutually different voltages on a semiconductor substrate, the first and second active regions having a device isolation layer of STI structure; the structure includes a device isolation layer whose uppermost part is formed lower than an upper surface of the first and second active regions.
Herewith, an area of the active region increases to increase a cell current, thus a characteristic of the device is enhanced, and a stringer caused by a stepped coverage between the active region and a field region is prevented, and a dent caused on a boundary face between the active region and the field region is prevented.
It will be apparent to those skilled in the art that modifications and variations can be made in the present invention without deviating from the spirit or scope of the invention. Thus, it is intended that the present invention cover any such modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents. Accordingly, these and other changes and modifications are seen to be within the true spirit and scope of the invention as defined by the appended claims.
Claims
1. A method of manufacturing a dual gate insulation layer of a semiconductor device which has first and second active regions operating at mutually different voltages on a semiconductor substrate, said first and second active regions having a device isolation layer of STI (Shallow Trench Isolation) structure, said method comprising:
- forming the device isolation layer so that an uppermost part of the device isolation layer is positioned lower than an upper surface of the first and second active regions, before forming a gate insulation layer corresponding to each of the first and second active regions.
2. A dual gate oxide structure in a semiconductor device having first and second active regions operating at mutually different voltages and a device isolation layer of STI structure, said structure comprising:
- a device isolation layer for isolating between the first and second active regions, isolating between respective transistor devices provided with the first and second active regions, an upper surface of said device isolation layer being formed lower than an upper surface of the first and second active regions;
- a first gate oxide layer formed on an upper surface of the first active region and on an STI sidewall in which the device isolation layer within the first active region is partially filled; and
- a second gate oxide layer formed on an upper surface of the second active region and on an STI sidewall in which the device isolation layer within the second active region is partially filled.
3. The dual gate oxide structure of claim 1, wherein the first active region is a low voltage region.
4. The dual gate oxide structure of claim 1, wherein an uppermost part of the device isolation layer is positioned below by about 200 Å through 300 Å from an upper surface of the first and second active regions.
Type: Application
Filed: Jun 27, 2007
Publication Date: Oct 25, 2007
Applicant: SAMSUNG ELECTRONICS CO., LTD. (Gyeonggi-do)
Inventors: Jong-Sik CHUN (Gyeonggi-do), Hyun-Ho JO (Seoul), Byung-Hong CHUNG (Seoul)
Application Number: 11/769,567
International Classification: H01L 29/78 (20060101); H01L 21/336 (20060101);