GATE STRUCTURE
A method of fabricating a gate structure is provided. First, a sacrificial oxide layer is formed on a substrate. A nitridation treatment process is performed to redistribute the nitrogen atoms in the sacrificial layer and the substrate and produce a concentration profile such that the concentration of nitrogen progressively increases and then decreases toward the substrate with the maximum concentration of nitrogen in the sacrificial oxide layer. Next, the sacrificial oxide layer is removed. A re-oxidation process is performed to produce an interface layer on the surface of the substrate. A high K (dielectric constant) gate dielectric layer, a barrier layer and a metal layer are sequentially formed on the substrate. The metal layer, the barrier layer, the high K gate dielectric layer and the interface layer are defined to form a stacked gate structure.
Latest UNITED MICROELECTRONICS CORP. Patents:
- SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
- MAGNETORESISTIVE RANDOM ACCESS MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME
- SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME
- SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
- SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
This application is a divisional of an application Ser. No. 11/164,025, filed on Nov. 8, 2005, now pending. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to a semiconductor process. More particularly, the present invention relates to a gate structure and a method of fabricating the same.
2. Description of the Related Art
In most conventional semiconductor process, silicon oxide (SiO2) is used to form the gate dielectric layer. With the rapid progress in the integrated circuit manufacturing industry, the design of circuit devices increasingly depends on miniaturization to increase the level of device integration and the driving capability of the devices. As the line width of gates is reduced, thickness of the gate dielectric layer must be reduced correspondingly. As a result, the chance of having a direct tunneling will increase leading to a rapid increase in the leakage current. To resolve this problem, a dielectric layer fabricated using a high dielectric constant (K) is demanded.
However, the integration of a high-K dielectric layer with transistors often encounters some technical difficulties because the use of a high-K material often results in a drop in mobility and device reliability. Moreover, as the thickness of the gate dielectric layer decreases, the phenomena of boron penetration and polysilicon gate depletion intensify. Boron penetration can be ameliorated through doping a small amount of nitrogen in the oxide layer. However, the effect of polysilicon gate depletion can hardly be avoided. Furthermore, the deployment of a high-K dielectric layer tends to increase the threshold voltage of a device and prevents the integration of the high-K dielectric layer with a polysilicon gate. Therefore, the method of replacing the polysilicon with a metal gate is proposed. Aside from avoiding polysilicon gate depletion, the metal gate can also lower parasitic resistance in the gate.
Yet, most gate structures comprising a high-K dielectric layer and a metal gate have poor dielectric layer/silicon substrate interface properties that will affect the operation and performance of the device.
SUMMARY OF THE INVENTIONAccordingly, at least one objective of the present invention is to provide a method of fabricating a gate structure that can prevent the problem of having inferior properties at the interface between a high K (dielectric constant) dielectric layer and a substrate and increase device performance.
At least another objective of the present invention is to provide a gate structure that can resolve the problem of having inferior properties at the interface between a high K dielectric layer and a substrate.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a method of fabricating a gate structure. First, a sacrificial oxide layer is formed on a substrate. A nitridation treatment process is performed to redistribute the nitrogen atoms in the sacrificial layer and the substrate and produce a concentration profile such that the concentration of nitrogen progressively increases and then decreases toward the substrate with the maximum concentration of nitrogen in the sacrificial oxide layer. Thereafter, the sacrificial oxide layer is removed. Then, a re-oxidation process is performed to produce an interface layer on the surface of the substrate. After that, a high dielectric constant (high-K) gate dielectric layer, a barrier layer and a metal layer are sequentially formed on the substrate. The metal layer, the barrier layer, the high K gate dielectric layer and the interface layer are defined to form a stacked gate structure.
According to the embodiment of the present invention, the nitridation treatment process is a plasma nitridation treatment process, for example.
According to the embodiment of the present invention, the interface layer is a silicon oxynitride layer having a thickness smaller than 7 Å for example. Furthermore, the interface layer with progressively decreasing nitrogen atom concentration toward the substrate has a nitrogen content between about 0.5˜5%, for example.
According to the embodiment of the present invention, the high-K gate dielectric layer is fabricated using tantalum oxide (Ta2O5), zirconium oxide (ZrO2), hafnium oxide (HfO2), aluminum oxide (Al2O3), hafnium silicide (HfSi) or titanium oxide (TiO2), for example. The high-K gate dielectric layer has a thickness between about 20 Å to 40 Å, for example.
According to the embodiment of the present invention, the metal layer is fabricated using aluminum (Al), platinum (Pt), tungsten (W), iridium (Ir), molybdenum (Mo), molybdenum nitride (MoN), nickel (Ni), nickel silicide (NiSi), titanium (Ti), titanium nitride (TiN), titanium silicide (TiSi), tantalum (Ta) or tantalum nitride (TaN), for example.
According to the embodiment of the present invention, the barrier layer is fabricated using hafnium (Hf), titanium nitride (TiN), tantalum nitride (TaN) or titanium nitride/titanium (TiN/Ti), for example.
According to the embodiment of the present invention, the sacrificial oxide layer has a thickness between about 10 Å to 40 Å, for example.
The present invention also provides a gate structure. The gate structure comprises an interface layer, a high K (dielectric constant) gate dielectric layer, a barrier layer and a metal layer. The interface layer is disposed on the substrate and the high-K gate dielectric layer is disposed on the interface layer. The barrier layer is disposed on the high-K gate dielectric layer and the metal layer is disposed on the barrier layer.
According to the embodiment of the present invention, the interface layer is a silicon oxynitride layer having a thickness smaller than 7 Å, for example. Furthermore, the interface layer with progressively decreasing nitrogen atom concentration toward the substrate has a nitrogen content between about 0.5˜5%, for example.
According to the embodiment of the present invention, the high-K gate dielectric layer is fabricated using tantalum oxide, zirconium oxide, hafnium oxide, aluminum oxide, hafnium silicide or titanium oxide, for example. The high-K gate dielectric layer has a thickness between about 20 Å to 40 Å, for example.
According to the embodiment of the present invention, the metal layer is fabricated using aluminum, platinum, tungsten, iridium, molybdenum, molybdenum nitride, nickel, nickel silicide, titanium, titanium nitride, titanium silicide, tantalum or tantalum nitride, for example.
According to the embodiment of the present invention, the barrier layer is fabricated using hafnium, titanium nitride, tantalum nitride or titanium nitride/titanium, for example.
In the present invention, the method of forming a sacrificial oxide layer and then removing it in a subsequent process is used to prevent the surface of the interface layer from receiving any damages so that the quality of the film layer is improved. Furthermore, because the area with a high concentration of nitrogen atoms can be removed leading to a lower concentration of nitrogen in the substrate after removing the sacrificial oxide layer, the concentration profile of the nitrogen is better control and prevents the reduction of electron mobility. Moreover, with the reduction in the concentration of nitrogen in the substrate, the concentration of nitrogen in the interface layer is lower so that the equivalent oxide thickness (EOT) is reduced. Ultimately, the performance of the device is improved.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The method of fabricating a gate structure in the present invention includes forming an interface layer between a high dielectric constant (high-K) dielectric layer and a silicon substrate so that the problem of having inferior properties at the interface between a high-K dielectric layer and a silicon substrate is resolved. The conventional method includes forming an oxide layer over the silicon substrate and performing a plasma process to form the interface layer. As a result, the plasma may damage the surface of the interface layer and the oxide layer may re-grow. In another conventional method, a plasma nitridation process is performed before performing a re-oxidation process to form the aforesaid interface layer. Yet, this method may have difficulties controlling the distribution of atomic nitrogen and increasing the average concentration of nitrogen in the interface layer. Consequently, the mobility of the electrons in the gate structure may be seriously affected.
The present invention provides a method of fabricating a gate structure capable of producing an interface layer between a high-K dielectric layer and a silicon substrate.
First, referring to
Referring to
In particular, the reaction mechanism of the nitridation treatment process 104 includes channeling atomic nitrogen into the sacrificial oxide layer 102 and the substrate 100 for a reaction.
Referring to
In particular, the nitridation treatment process 104 in the present invention can be a plasma nitridation treatment process, for example. The plasma nitridation treatment process is different from an implantation method. The nitridation treatment process process 104 of the present invention can produce a concentration profile for the nitrogen having a peak in the sacrificial oxide layer 102 while a nitridation treatment process using an implantation method will produce a concentration profile for the nitrogen with a peak in the substrate 100. Therefore, in the aforesaid embodiment, removing the sacrificial oxide layer 102 can remove the area with the highest concentration of nitrogen so that the substrate 100 can have a lower concentration of nitrogen. On the other hand, if the nitridation treatment process is an implant process, this goal can not be achieved.
Referring to
Referring to
Referring to
Obviously, after forming the stacked gate structure 114, source/drain regions and spacers can be formed to complete the fabrication of a semiconductor device. Since the process for forming the source/drain region and the spacers should be familiar to people skilled in this field, a detailed description is omitted.
In the following, a gate structure fabricated using the method of the present invention is described.
Referring to
In summary, the present invention includes forming a sacrificial oxide layer over a substrate and then removing the sacrificial oxide layer in a subsequent process to prevent any damages due to plasma treatment in the conventional method. Hence, high-quality interface layer can be produced. Furthermore, the nitridation treatment process in the present invention produces a nitrogen concentration profile having a peak concentration in the sacrificial oxide layer. Therefore, after removing the sacrificial oxide layer, the amount of nitrogen in the substrate falls off substantially so that the control over the distribution of nitrogen is improved and the drop in electron mobility is minimized. Besides, the concentration of nitrogen within the substrate is smaller so that the concentration of nitrogen in the interface layer also decreases correspondingly. Ultimately, the equivalent oxide thickness (EOT) of the interface layer is reduced and the performance of the device is improved.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims
1. A gate structure, comprising:
- an interface layer disposed on a substrate;
- a high dielectric constant (K) gate dielectric layer disposed on the interface layer;
- a barrier layer disposed on the high-K gate dielectric layer; and
- a metal layer disposed on the barrier layer.
2. The gate structure of claim 1, wherein the interface layer comprises a silicon oxynitride layer.
3. The gate structure of claim 1, wherein the interface layer has a nitrogen concentration profile that decreases progressively toward the substrate.
4. The gate structure of claim 1, wherein the interface layer has a thickness smaller than 7 Å.
5. The gate structure of claim 1, wherein the nitrogen content in the interface layer is between 0.5˜5% by weight.
6. The gate structure of claim 1, wherein the material constituting the high-K gate dielectric layer comprises tantalum oxide, zirconium oxide, hafnium oxide, aluminum oxide, hafnium silicide and titanium oxide.
7. The gate structure of claim 1, wherein the high-K gate dielectric layer has a thickness between 20 Ř40 Å.
8. The gate structure of claim 1, wherein the material constituting the metal layer comprises aluminum, platinum, tungsten, iridium, molybdenum, molybdenum nitride, nickel, nickel silicide, titanium, titanium nitride, titanium silicide, tantalum and tantalum nitride.
9. The gate structure of claim 1, wherein the material constituting the barrier layer comprises hafnium, titanium nitride, tantalum nitride and titanium nitride/titanium.
Type: Application
Filed: Mar 11, 2008
Publication Date: Jul 3, 2008
Applicant: UNITED MICROELECTRONICS CORP. (Hsinchu)
Inventors: Yun-Ren Wang (Tainan), Ying-Wei Yen (Miaoli County), Shu-Yen Chan (Hsinchu County), Kuo-Tai Huang (Hsinchu)
Application Number: 12/046,433
International Classification: H01L 29/94 (20060101);