LIGHT-EMITTING DEVICES HAVING AN ACTIVE REGION WITH ELECTRICAL CONTACTS COUPLED TO OPPOSING SURFACES THEREOF AND METHODS OF FORMING THE SAME
A light-emitting device includes a substrate having first and second opposing surfaces, an active region on the first surface of the substrate, a via in the substrate between the first and second opposing surfaces, a contact plug in the via, a first electrical contact on the active region, and a second electrical contact adjacent to the second surface that is coupled to the active region by the contact plug. The via and the first electrical contact are offset with respect to each other relative to an axis that is substantially perpendicular to the first and second surfaces of the substrate.
Latest Patents:
This application is a continuation of U.S. patent application Ser. No. 10/818,619 filed Apr. 6, 2004, which claims the benefit of and priority to U.S. Provisional Patent Application No. 60/466,617, filed Apr. 30, 2003, the disclosures of which are hereby incorporated herein by reference as if set forth in their entireties.
BACKGROUND OF THE INVENTIONThe present invention relates generally to microelectronic devices and fabrication methods therefor, and, more particularly, to light-emitting devices and fabrication methods therefor.
Light-emitting diodes (LEDs) are widely used in consumer and commercial applications. As is well known to those skilled in the art, a light-emitting diode generally includes a diode region on a microelectronic substrate. The microelectronic substrate may comprise, for example, gallium arsenide, gallium phosphide, alloys thereof, silicon carbide, and/or sapphire. Continued developments in LEDs have resulted in highly efficient and mechanically robust light sources that can cover the visible spectrum and beyond. These attributes, coupled with the potentially long service life of solid state devices, may enable a variety of new display applications, and may place LEDs in a position to compete with well entrenched incandescent and fluorescent lamps.
Referring now to
The diode region including the n-type layer 115 and/or the p-type layer 125 may comprise gallium nitride-based semiconductor layers, including alloys thereof, such as indium gallium nitride and/or aluminum indium gallium nitride. The fabrication of gallium nitride layers is known to those skilled in the art, and is described, for example, in U.S. Pat. No. 6,177,688, the disclosure of which is hereby incorporated herein by reference. It will also be understood that a buffer layer or layers comprising aluminum nitride, for example, may be provided between the n-type gallium nitride layer 115 and the sapphire substrate 105, as described in U.S. Pat. Nos. 5,393,993, 5,523,589, 6,177,688, and application Ser. No. 09/154,363 entitled Vertical Geometry InGaN Light Emitting Diode, the disclosures of which are hereby incorporated herein by reference. The n-type gallium nitride layer 115 may comprise silicon-doped gallium nitride, while the p-type gallium nitride layer 120 may comprise magnesium-doped gallium nitride.
In some LEDs, the ohmic contact 135 for the p-type gallium nitride layer 120 comprises platinum, nickel and/or titanium/gold. In other LEDs, a reflective ohmic contact comprising, for example, aluminum and/or silver, may be used. The ohmic contact 130 to the n-type gallium nitride layer 115 may comprise aluminum and/or titanium. Other suitable materials that form ohmic contacts to p-type gallium nitride and n-type gallium nitride may be used for ohmic contacts 135 and 130, respectively. Examples of ohmic contacts to n-type gallium nitride layers and p-type gallium nitride layers are described, for example, in U.S. Pat. No. 5,767,581, the disclosure of which is hereby incorporated herein by reference.
Unfortunately, LED devices based upon a sapphire platform (i.e., fabricated on a sapphire wafer) typically use two contacts (anode and cathode) on the same side of the chip, such as the diode region side shown in
According to some embodiments of the present invention, a light-emitting device comprises a substrate that has a contact plug extending therethrough between first and second opposing surfaces. An active region is on the first surface, a first electrical contact is on the active region, and a second electrical contact is adjacent to the second surface of the substrate. The contact plug couples the second electrical contact to the active region. Advantageously, such embodiments may allow electrical contacts to be on opposing sides of a chip, which may increase the number of devices that may be formed on a wafer.
In particular embodiments, an ohmic contact layer may be disposed between the first surface and the active region that comprises at least one of the following materials: TiN, platinum, nickel/gold, nickel oxide/gold, nickel oxide/platinum, Ti, and titanium/gold. The ohmic contact layer may also have a thickness between about 10 Å and about 100 Å and may be at least partially transparent.
In further embodiments, the substrate comprises a non-conductive material, such as sapphire, and the contact plug comprises a conductive material, such as gold, silver, gold alloys, and/or silver alloys. The first electrical contact may comprise platinum, nickel, and/or titanium/gold. The second electrical contact may comprise aluminum and/or titanium.
In still other embodiments, a light-emitting device may be formed by forming an active region on a first substrate. A second substrate may also be provided in which a via may be formed between first and second opposing surfaces. A contact plug may then be formed in the via. The active region from the first substrate may be transferred to the second substrate. Advantageously, the second substrate, which may be viewed as a “surrogate” substrate, may be selected to have particular material properties that may enhance light extraction from the light-emitting device structure.
Other features of the present invention will be more readily understood from the following detailed description of specific embodiments thereof when read in conjunction with the accompanying drawings, in which:
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that there is no intent to limit the invention to the particular forms disclosed, but on the contrary, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the claims. Like numbers refer to like elements throughout the description of the figures. In the figures, the dimensions of layers and regions are exaggerated for clarity. Each embodiment described herein also includes its complementary conductivity type embodiment.
It will be understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. It will be understood that if part of an element, such as a surface, is referred to as “inner,” it is farther from the outside of the device than other parts of the element. Furthermore, relative terms such as “beneath” or “overlies” may be used herein to describe a relationship of one layer or region to another layer or region relative to a substrate or base layer as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures. Finally, the term “directly” means that there are no intervening elements. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first region, layer or section discussed below could be termed a second region, layer or section, and, similarly, a second without departing from the teachings of the present invention.
Embodiments of the present invention will now be described, generally, with reference to GaN-based light-emitting diodes (LEDs) on non-conductive substrates, such as, for example, sapphire (Al2O3)-based substrates. The present invention, however, is not limited to such structures. Embodiments of the invention may use other substrates, including conductive substrates. Accordingly, combinations can include an AlGaInP diode on a GaP substrate, a GaN diode on a SiC substrate, an SiC diode on an SiC substrate, an SiC diode on a sapphire substrate, and/or a nitride-based diode on a gallium nitride, silicon carbide, aluminum nitride, zinc oxide and/or other substrate. Moreover, the present invention is not limited to the use of a diode region as an active region. Other types of active regions may also be used in accordance with some embodiments of the present invention.
Examples of light-emitting devices that may be used in embodiments of the present invention include, but are not limited to, the devices described in the following U.S. Pat. Nos. 6,201,262, 6,187,606, 6,120,600, 5,912,477, 5,739,554, 5,631,190, 5,604,135, 5,523,589, 5,416,342, 5,393,993, 5,338,944, 5,210,051, 5,027,168, 5,027,168, 4,966,862 and/or 4,918,497, the disclosures of which are incorporated herein by reference. Other suitable LEDs and/or lasers are described in U.S. patent application Ser. No. 10/140,796, entitled “GROUP III NITRIDE BASED LIGHT EMITTING DIODE STRUCTURES WITH A QUANTUM WELL AND SUPERLATTICE, GROUP III NITRIDE BASED QUANTUM WELL STRUCTURES AND GROUP III NITRIDE BASED SUPERLATTICE STRUCTURES”, filed May 7, 2002, as well as U.S. patent application Ser. No. 10/057,821, filed Jan. 25, 2002 entitled “LIGHT EMITTING DIODES INCLUDING SUBSTRATE MODIFICATIONS FOR LIGHT EXTRACTION AND MANUFACTURING METHODS THEREFOR” the disclosures of which are incorporated herein as if set forth fully. Furthermore, phosphor coated LEDs, such as those described in U.S. patent application Ser. No. 10/659,241 entitled “PHOSPHOR-COATED LIGHT EMITTING DIODES INCLUDING TAPERED SIDEWALLS, AND FABRICATION METHODS THEREFOR,” filed Sep. 9, 2003, the disclosure of which is incorporated by reference herein as if set forth full, may also be suitable for use in embodiments of the present invention.
The LEDs and/or lasers may be configured to operate in a “flip-chip” configuration such that light emission occurs through the substrate. In such embodiments, the substrate may be patterned so as to enhance light output of the devices as is described, for example, in U.S. patent application Ser. No. 10/057,821, filed Jan. 25, 2002 entitled “LIGHT EMITTING DIODES INCLUDING SUBSTRATE MODIFICATIONS FOR LIGHT EXTRACTION AND MANUFACTURING METHODS THEREFOR” the disclosure of which is incorporated herein by reference as if set forth fully herein.
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Although described above with respect to non-conductive substrate embodiments, conductive substrates, such as SiC substrates, may also be used in accordance with other embodiments of the present invention. In such embodiments, a high resistivity SiC substrate may be used to reduce parasitic (free carrier) absorption. In addition, the forward biased diode offset voltage may be reduced by reducing the heterobarrier between the n-type SiC substrate and the n-type GaN layer.
Exemplary operations for forming light-emitting devices, in accordance with some embodiments of the present invention, will now be described with reference to the flowcharts of
Referring now to
Referring now to
Embodiments of the invention have been described above in which a diode is shown as an example of an active region. It should be understood, however, that an active region may include, but is not limited to, quantum wells, heterojunctions, homojunctions, multiple layers, combinations of the foregoing, or the like, in accordance with some embodiments of the present invention. For example, layers 225 and 230 may be embodied as described in the above-referenced patents and/or applications. Moreover, additional layers, such as lattice strain layers, may also be incorporated in light-emitting devices in accordance with further embodiments of the present invention.
In concluding the detailed description, it should be noted that many variations and modifications can be made to the preferred embodiments without substantially departing from the principles of the present invention. All such variations and modifications are intended to be included herein within the scope of the present invention, as set forth in the following claims.
Claims
1. A method of forming a light-emitting device, comprising:
- forming an active region on a first surface of a substrate having first and second opposing surfaces;
- forming a via in the substrate between the first and second opposing surfaces;
- forming a contact plug in the via;
- forming a first electrical contact on the active region; and
- forming a second electrical contact adjacent to the second surface that is coupled to the active region by the contact plug;
- wherein the via and the first electrical contact are offset with respect to each other relative to an axis that is substantially perpendicular to the first and second surfaces of the substrate.
2. The method of claim 1, further comprising:
- forming an ohmic contact layer between the first surface and the active region.
3. The method of claim 1, wherein forming the active region comprises:
- forming an n-type layer on the first surface; and
- forming a p-type layer on the n-type layer.
4. The method of claim 1, wherein forming the via comprises:
- etching the substrate using the ohmic contact layer as an etch stop.
5. The method of claim 4, wherein etching the substrate is performed using at least one of the following etching techniques: wet etching, dry etching, and micro-machining.
6. The method of claim 1, wherein forming the contact plug comprises:
- plating the via with gold, silver, a gold alloy, and/or a silver alloy.
7. A light-emitting device, comprising:
- a substrate having first and second opposing surfaces;
- an active region on the first surface of the substrate;
- a via in the substrate between the first and second opposing surfaces;
- a contact plug in the via;
- a first electrical contact on the active region; and
- a second electrical contact adjacent to the second surface that is coupled to the active region by the contact plug;
- wherein the via and the first electrical contact are offset with respect to each other relative to an axis that is substantially perpendicular to the first and second surfaces of the substrate.
8. The light-emitting device of claim 7, further comprising:
- an ohmic contact layer between the first surface and the active region.
9. The light-emitting device of claim 7, wherein the active region comprises:
- an n-type layer on the first surface; and
- a p-type layer on the n-type layer.
10. The light-emitting device of claim 7, wherein the contact plug comprises:
- gold, silver, a gold alloy, and/or a silver alloy.
Type: Application
Filed: Sep 30, 2008
Publication Date: Jan 29, 2009
Applicant:
Inventor: Gerald H. Negley (Carrboro, NC)
Application Number: 12/241,665
International Classification: H01L 33/00 (20060101);