LOW RESISTANCE LDMOS WITH REDUCED GATE CHARGE
An integrated circuit containing an MOS transistor with a drain drift region adjacent to the channel region, a field oxide element in the drain region, a first gate section over the channel region and a second gate section over the field oxide element, with a gap between the gate sections so that at least half of the drift region is not covered by gate. A process of forming an integrated circuit containing an MOS transistor with a drain drift region adjacent to the channel region, a field oxide element in the drain region, a first gate section over the channel region and a second gate section over the field oxide element, with a gap between the gate sections so that at least half of the drift region is not covered by gate, so that the source/drain implant is blocked from the drift region below the gap.
Latest TEXAS INSTRUMENTS INCORPORATED Patents:
This application claims the benefit of U.S. Provisional Application No. 61/406,645, filed Oct. 26, 2010, the entirety of which is herein incorporated by reference.
FIELD OF THE INVENTIONThis invention relates to the field of integrated circuits. More particularly, this invention relates to MOS transistors in integrated circuits.
BACKGROUND OF THE INVENTIONAn integrated circuit may contain a metal oxide semiconductor (MOS) transistor with a drift region in the drain region adjacent to the channel region, such as a laterally diffused metal oxide semiconductor (LDMOS) transistor, a diffused metal oxide semiconductor (DMOS) transistor or a drain extended metal oxide semiconductor (DEMOS) transistor. A field oxide element in the drain region is located between the drift region and a drain contact region. The gate of the MOS transistor extends from the source region over the channel region and the drift region and overlaps the field oxide element. Capacitance due to overlap of the gate with the drift region increases a total gate capacitance, which may undesirably reduce a maximum effective operating frequency of the MOS transistor.
SUMMARY OF THE INVENTIONThe following presents a simplified summary in order to provide a basic understanding of one or more aspects of the invention. This summary is not an extensive overview of the invention, and is neither intended to identify key or critical elements of the invention, nor to delineate the scope thereof. Rather, the primary purpose of the summary is to present some concepts of the invention in a simplified form as a prelude to a more detailed description that is presented later.
An integrated circuit includes an MOS transistor with a drift region in the drain region of the MOS transistor adjacent to the channel region of the MOS transistor and a drain insulator in the drain region adjacent to the drift region opposite the channel region. The gate of the MOS transistor is formed in two sections; the first gate section is located over the channel region and the second gate section is located over the drain insulator. At least half of the drift region is not covered by the gate. In a first product embodiment, the first gate section is free of connecting elements of gate material to the second gate section over the drift region. In a second product embodiment, the first gate section is connected to the second gate section by elements of gate material. A process of forming the integrated circuit is also described.
The present invention is described with reference to the attached figures, wherein like reference numerals are used throughout the figures to designate similar or equivalent elements. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
A gate dielectric layer 118 is formed on a top surface of the substrate 104 over the channel region 108. A first gate section 120 is formed on a top surface of the gate dielectric layer 118 over the channel region 108, optionally overlapping the drift region 112. A second gate section 122 is formed over the drain insulator 110. In one version of the first product embodiment, the second gate section 122 does not overlap the drift region 112. At least half the drift region 112 is not covered by gate material. In one version of the first product embodiment, the first gate section 120 is not connected to the second gate section 122 by any gate material over the drift region 112.
Sidewalls 124 may be formed on lateral surfaces of the first gate section 120 and the second gate section 122 farthest from the drift region 112. Sidewall material 126 may optionally be formed on lateral surfaces of the first gate section 120 and the second gate section 122 closest to the drift region 112, and may block a portion or all of source/drain implants from the drift region 112 below the gap between the first gate section 120 and the second gate section 122.
A source region 128 of the MOS transistor 102 is formed in the substrate 104 adjacent to the first gate section 120. A heavily doped drain contact layer 130 may be formed in the drain contact region 114.
Formation of the MOS transistor 102 including the first gate section 120 and the second gate section 122 so that at least half the drift region 112 is not covered by gate material may desirably reduce a gate-drain capacitance while providing a desired operating drain voltage of the MOS transistor 102. Reduced gate-drain capacitance may, for example, advantageously allow faster switching of the MOS transistor 102. In one version of the instant embodiment, the second gate section 122 may be configured to be biased separately from the first gate section 120, which may advantageously allow the MOS transistor 102 to be operated at a higher drain voltage compared to embodiments in which the second gate section 122 is electrically connected to the first gate section 120.
A gate dielectric layer 218 is formed on a top surface of the substrate 204 over the channel region 208 and the drift region 212. A gate 220 is formed on a top surface of the gate dielectric layer 218 and over the drain insulator 210. The gate 220 includes a first gate section 222 over the channel region 208, a second gate section 224 over the drain insulator 210, and two or more gate connecting elements 226 formed of the same material as the first gate section 222 to the second gate section 224 which connect the first gate section 222 to the second gate section 224. Each gate connecting element 226 is separated from immediately adjacent gate connecting elements 226 by less than 2 microns. At least half the drift region 212 is not covered by the gate 220. In one version of the second product embodiment, the second gate section 224 does not overlap the drift region 212.
Sidewalls 228 may be formed on lateral surfaces of the first gate section 222 and the second gate section 224 farthest from the drift region 212. Sidewall material 230 may optionally be formed on lateral surfaces of the first gate section 222, the second gate section 224 and the gate connecting elements 226 closest to the drift region 212, and may block a portion or all of source/drain implants from the drift region 212 below gaps between the first gate section 222, the second gate section 224 and the gate connecting elements 226.
A source region 232 of the MOS transistor 202 is formed in the substrate 204 adjacent to the first gate section 222. A heavily doped drain contact layer 234 may be formed in the drain contact region 214.
Formation of the MOS transistor 202 so that at least half the drift region 212 is not covered by gate material may desirably reduce a gate-drain capacitance. Reduced gate-drain capacitance may, for example, advantageously allow faster switching of the MOS transistor 202. Forming the gate 220 to have gate connecting element 226 separated from immediately adjacent gate connecting elements 226 by less than 2 microns may reduce an electric field in the gate dielectric layer 218, advantageously allowing the MOS transistor 202 to be operated at a higher drain voltage than a similar MOS transistor without the gate connecting element 226 so configured.
A drain insulator 308 is formed in the drain region 304. The drain insulator 308 may be, for example, an element of field oxide. The field oxide may be, for example, primarily composed of silicon dioxide 250 to 600 nanometers thick. The field oxide elements may be formed by shallow trench isolation (STI) processes as depicted in
A gate dielectric layer 316 is formed on a top surface of the substrate 302. The gate dielectric layer 316 may be one or more layers of silicon dioxide (SiO2), silicon oxy-nitride (SiON), aluminum oxide (Al2O3), aluminum oxy-nitride (AlON), hafnium oxide (HfO), hafnium silicate (HfSiO), hafnium silicon oxy-nitride (HfSiON), zirconium oxide (ZrO), zirconium silicate (ZrSiO), zirconium silicon oxy-nitride (ZrSiON), a combination of the aforementioned materials, or other insulating material. The gate dielectric layer 316 may include nitrogen as a result of exposure to a nitrogen containing plasma or a nitrogen containing ambient gas at temperatures between 50 C. and 800 C. The gate dielectric layer 316 may be between 1 and 10 nanometers thick. The gate dielectric layer 316 may be formed by any of a variety of gate dielectric formation processes, for example thermal oxidation, plasma nitridation of an oxide layer, and/or dielectric material deposition by atomic layer deposition (ALD).
A gate layer 318, for example polycrystalline silicon between 50 and 1000 nanometers thick, is formed on a top surface of the gate dielectric layer 316 and over the drain insulator 308. A gate photoresist pattern 320 is formed over the gate layer 318. The gate photoresist pattern 320 includes a first gate section pattern 322 over the channel region 306. The gate photoresist pattern 320 includes a second gate section pattern 324 over the drain insulator 308. In some versions of the first process embodiment, the second gate section pattern 324 does not overlap the drift region 310. The gate photoresist pattern 320 may also include one or more gate connection element patterns 326 which connect the first gate section pattern 322 and the second gate section pattern 324. At least half the drift region 310 is not covered by the gate photoresist pattern 320. In a subsequent gate etch operation, not shown, gate material outside the gate photoresist pattern 320 is removed from the gate layer 318. After the gate etch operation is completed, the gate photoresist pattern 320 is removed.
Referring to
Referring to
Referring to
Referring to
A source/drain implant mask 428 is formed over the integrated circuit 400 which exposes areas for a source/drain ion implant operation. In the second process embodiment, the source/drain implant mask 428 covers the gap between the first gate section 424 and the second gate section 426. The source/drain implant mask 428 may include for example photoresist or other photosensitive organic material. The source/drain ion implant operation, not shown, implants source/drain dopants into a source implanted region 430 in the substrate 402 adjacent to the channel region 406 opposite the drain region 404. The source/drain ion implant operation may also implant the source/drain dopants into a heavily doped drain implanted region 432 in the drain contact region 412. In one version of the instant embodiment, at least 90 percent of the source/drain dopants impacting the source/drain implant mask 428 at the gap between the first gate section 424 and the second gate section 426 are absorbed in the source/drain implant mask 428 and thus prevented from depositing in the drift region 410. Subsequent removal of the source/drain implant mask 428 and activation of the source implanted region 430 and the heavily doped drain implanted region 432 if formed produces a structure as described in reference to the first and/or second product embodiments.
While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.
Claims
1. An integrated circuit, comprising:
- a metal oxide semiconductor (MOS) transistor with a drift region in a drain region of said MOS transistor adjacent to a channel region of said MOS transistor, said MOS transistor including:
- a drain insulator in said drain region between said drift region and a drain contact region in said drain region, so that said drain region extends under said drain insulator; and
- a gate, said gate including: a first gate section over said channel region; and a second gate section over said drain insulator;
- such that at least half of said drift region is not covered by said gate.
2. The integrated circuit of claim 1, in which said MOS transistor further includes an implant blocking section between said first gate section and said second gate section, said implant blocking section being formed of gate sidewall material on lateral surfaces of said first gate section and said second gate section.
3. The integrated circuit of claim 1, in which said MOS transistor is n-channel.
4. The integrated circuit of claim 1, in which said MOS transistor is p-channel.
5. The integrated circuit of claim 1, in which said second gate section does not overlap said drift region.
6. The integrated circuit of claim 1, in which said first gate section is not connected to said second gate section by any gate material over said drift region.
7. The integrated circuit of claim 1, in which a portion said drift region between said first gate section and said second gate section is not covered by gate sidewall material on lateral surfaces of said first gate section and said second gate section
8. An integrated circuit, comprising:
- an MOS transistor with a drift region in a drain region of said MOS transistor adjacent to a channel region of said MOS transistor, said MOS transistor including:
- a drain insulator in said drain region between said drift region and a drain contact region in said drain region, so that said drain region extends under said drain insulator; and
- a gate, said gate including: a first gate section over said channel region and overlapping said drain region; a second gate section over said drain insulator; and two or more gate connecting elements, said gate connecting elements being formed of a same material as said first gate section and said second gate section;
- such that at least half of said drift region is not covered by said gate, and said gate connecting elements connect said first gate section to said second gate section.
9. The integrated circuit of claim 8, in which each said gate connecting element is separated from immediately adjacent gate connecting elements by less than 2 microns.
10. The integrated circuit of claim 8, in which said MOS transistor further includes an implant blocking section between said first gate section and said second gate section, said implant blocking section being formed of gate sidewall material on lateral surfaces of said first gate section and said second gate section.
11. The integrated circuit of claim 8, in which a portion said drift region between said first gate section and said second gate section is not covered by gate sidewall material on lateral surfaces of said first gate section and said second gate section
12. The integrated circuit of claim 8, in which said MOS transistor is n-channel.
13. The integrated circuit of claim 8, in which said MOS transistor is p-channel.
14. The integrated circuit of claim 8, in which said second gate section does not overlap said drift region.
15. A process of forming an integrated circuit, comprising:
- forming an MOS transistor with a drift region in a drain region of said MOS transistor adjacent to a channel region of said MOS transistor, by a process including: providing a substrate; forming a drain region of said MOS transistor in said substrate, said drain region including a drift region at one side of said drain region and a drain contact region at an opposite side of said drain region; forming a drain insulator in said drain region between said drift region and said drain contact region, so that said drain region extends below said drain field oxide region; forming a gate dielectric layer of said MOS transistor on a top surface of said substrate over said drift region and a channel region, said channel region being located in said substrate outside said drain region adjacent to said drift region; forming a gate layer on a top surface of said gate oxide layer and a top surface of said drain insulator; performing a gate etch operation to remove material from said gate layer to form a gate of said MOS transistor, said gate including a first gate section and a second gate section, said first gate section being located over said channel region and overlapping said drain region, and said second gate section being located over said field oxide element, so that at least half of said drift region is not covered by said gate; forming a source/drain implant mask to expose a source region of said MOS transistor, said source region being located adjacent to said channel region opposite from said drift region; and performing a source/drain ion implant operation so that source/drain dopants are implanted into said substrate in said source region, such that at least 90 percent of said source/drain dopants are blocked from said drift region below a gap between said first gate section and said second gate section.
16. The process of claim 15, in which said first gate section is not connected to said second gate section by any gate material.
17. The process of claim 15, in which said gate further includes two or more gate connecting elements, said gate connecting elements being formed of a same material as said first gate section and said second gate section, such that said gate connecting elements connect said first gate section to said second gate section.
18. The process of claim 17, in which each said gate connecting element is separated from immediately adjacent gate connecting elements by less than 2 microns.
19. The process of claim 15, further including:
- forming a conformal layer of sidewall material over said integrated circuit after said step of performing said gate etch operation;
- performing an anisotropic sidewall etch operation prior to said step of forming said source/drain implant mask, so that said anisotropic sidewall etch operation removes sidewall material of said sidewall material layer to form gate sidewalls on lateral surfaces of said gate and an implant blocking section of sidewall material in said gap between said first gate section and said second gate section.
20. The process of claim 19, in which a minimum thickness of said implant blocking section is at least 50 percent of an average thickness of said gate.
21. The process of claim 15, in which said source/drain implant mask covers said gap between said first gate section and said second gate section.
22. The process of claim 15, in which said MOS transistor is n-channel.
23. The process of claim 15, in which said MOS transistor is p-channel.
24. The process of claim 15, in which said second gate section does not overlap said drift region.
Type: Application
Filed: Oct 25, 2011
Publication Date: Apr 26, 2012
Patent Grant number: 9362398
Applicant: TEXAS INSTRUMENTS INCORPORATED (Dallas, TX)
Inventor: Sameer P. Pendharkar (Allen, TX)
Application Number: 13/281,274
International Classification: H01L 29/78 (20060101); H01L 21/336 (20060101);