High Electron Mobility Transistor and Manufacturing Method Thereof
The present invention discloses a high electron mobility transistor (HEMT) and a manufacturing method thereof. The HEMT includes a semiconductor layer, a barrier layer on the semiconductor layer, a piezoelectric layer on the barrier layer, a gate on the piezoelectric layer, and a source and a drain at two sides of the gate respectively, wherein each bandgap of the semiconductor layer, the barrier layer, and the piezoelectric layer partially but not entirely overlaps the other two bandgaps. The gate is formed for receiving a gate voltage. A two dimensional electron gas (2DEG) is formed in a portion of a junction between the semiconductor layer and the barrier layer but not below at least a portion of the piezoelectric layer, wherein the 2DEG is electrically connected to the source and the drain.
Latest RICHTEK TECHNOLOGY CORPORATION, R.O.C Patents:
- High voltage metal oxide semiconductor device and method for making same
- Mirco-electro-mechanical system module and manufacturing method thereof
- Power supply circuit with PFC function, and automatic gain control circuit therefor and control method thereof
- Analog photovoltaic power circuit with auto zero calibration
- Isolated power converter circuit and control method thereof
1. Field of Invention
The present invention relates to a high electron mobility transistor (HEMT) and a manufacturing method thereof; particularly, it relates to an enhanced mode HEMT and manufacturing method thereof.
2. Description of Related Art
However, the HEMT 100 is a depletion device, i.e., the gate voltage of the HEMT 100 is negative during normal operations. In practical applications, it is not convenient to adopt and operate a depletion device, especially in high frequency applications. A positive gate voltage of an HEMT during normal operations can decrease the complexity of the circuitry and the manufacturing cost.
In view of above, to overcome the drawbacks in the prior art, the present invention proposes an enhanced mode HEMT and a manufacturing method thereof which provide a lower manufacturing cost, and the HEMT may have a broader application range.
SUMMARY OF THE INVENTIONA first objective of the present invention is to provide an HEMT.
A second objective of the present invention is to provide a manufacturing method of an HEMT.
To achieve the objectives mentioned above, from one perspective, the present invention provides an HEMT, including: a semiconductor layer, which has a semiconductor bandgap; a barrier layer, which is formed on the semiconductor layer, and has a barrier bandgap; a piezoelectric layer, which is formed on the barrier layer, and has a piezoelectric bandgap, wherein each one of the semiconductor bandgap, the barrier bandgap, and the piezoelectric bandgap partially but not entirely overlaps the other two bandgaps; a gate, which is formed on the piezoelectric layer for receiving a gate voltage; and a source and a drain, which are formed at two sides of the gate respectively; wherein a two dimensional electron gas (2DEG) is formed in a portion of a junction between the semiconductor layer and the barrier layer but not below at least a portion of the piezoelectric layer, and the 2DEG is electrically connected to the source and the drain.
From another perspective, the present invention provides a manufacturing method of a high electron mobility transistor (HEMI), including: providing a semiconductor layer, which has a semiconductor bandgap; forming a barrier layer, which is formed on the semiconductor layer, and has a barrier bandgap; forming a piezoelectric layer on the barrier layer, which has a piezoelectric bandgap, wherein each one of the semiconductor bandgap, the barrier bandgap, and the piezoelectric bandgap partially but not entirely overlaps the other two bandgaps; forming a gate on the piezoelectric layer for receiving a gate voltage; and forming a source and a drain at two sides of the gate respectively; wherein a two dimensional electron gas (2DEG) is formed in a portion of a junction between the semiconductor layer and the barrier layer but not below at least a portion of the piezoelectric layer, and the 2DEG is electrically connected to the source and the drain.
In one preferable embodiment, the HEMI further includes an insulation layer, which is formed upon or beneath the piezoelectric layer, wherein the insulation layer is connected to the piezoelectric layer.
In another embodiment of the HEMI, the piezoelectric layer preferably includes zinc oxide.
In yet another embodiment of the HEMT, the semiconductor layer preferably includes gallium nitride, and the barrier layer includes aluminum gallium nitride.
In yet another embodiment, the semiconductor layer is preferably formed on a silicon substrate, a silicon carbide substrate, or a sapphire substrate, and a buffer layer is formed between the substrate and the semiconductor layer.
The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below.
FIGS. 2 and 3A-3B show a first embodiment of the present invention.
The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the regions and the process steps, but not drawn according to actual scale.
Please refer to FIGS. 2 and 3A-3B for a first embodiment according to the present invention. As shown in
This embodiment is different from the prior art in that, in this embodiment, each of the semiconductor bandgap, the barrier bandgap, and the piezoelectric bandgap partially but not entirely overlaps the other two bandgaps. For example, referring to
Next, as shown in
Next, as shown in
Next, as shown in
Note that, the substrate 21, the buffer layer 22a, the semiconductor layer 22, the barrier layer 24, and the piezoelectric layer 29 may either be intrinsic semiconductor, or with p-type or n-type doped impurities. The portion of the 2DEG 28 at the junction between the barrier layer 24 and the semiconductor layer 22 below the piezoelectric layer 29 is depleted because of the effect of the junction between the barrier layer 24 and the piezoelectric layer 29 such that the HEMT according to the present invention is an enhanced mode device, i.e., the gate voltage is positive to turn ON the device. The gate may be formed by metal materials for example but not limited to Schottky or Ohm metal, such as titanium, platinum, chromium, nickel, tungsten, or their alloy(s).
The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, other process steps or structures which do not affect the primary characteristics of the device, such as a passivation layer, etc., can be added. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents.
Claims
1-5. (canceled)
6. A manufacturing method of a high electron mobility transistor (HEMT), comprising:
- providing a semiconductor layer, which has a semiconductor bandgap;
- forming a barrier layer, which is formed on the semiconductor layer, and has a barrier bandgap;
- forming a piezoelectric layer on the barrier layer, which has a piezoelectric bandgap, wherein each one of the semiconductor bandgap, the barrier bandgap, and the piezoelectric bandgap partially but not entirely overlaps the other two bandgaps;
- forming a gate on the piezoelectric layer for receiving a gate voltage; and
- forming a source and a drain at two sides of the gate respectively;
- wherein a two dimensional electron gas (2DEG) is formed in a portion of a junction between the semiconductor layer and the barrier layer but not below at least a portion of the piezoelectric layer, and the 2DEG is electrically connected to the source and the drain.
7. The manufacturing method of claim 6, further comprising forming an insulation layer upon or beneath the piezoelectric layer, wherein the insulation layer is connected to the piezoelectric layer.
8. The manufacturing method of claim 6, wherein the piezoelectric layer includes zinc oxide.
9. The manufacturing method of claim 6, wherein the semiconductor layer includes gallium nitride, and the barrier layer includes aluminum gallium nitride.
10. The manufacturing method of claim 6, wherein the semiconductor layer is formed on a silicon substrate, a silicon carbide substrate, or a sapphire substrate, and a buffer layer is formed between the substrate and the semiconductor layer.
Type: Application
Filed: Mar 9, 2014
Publication Date: Jul 3, 2014
Applicant: RICHTEK TECHNOLOGY CORPORATION, R.O.C (Chupei City)
Inventors: Chih-Fang Huang (Hsinchu), Chien-Wei Chiu (Beigang Township), Ting-Fu Chang (Taipei), Tsung-Yu Yang (Kaohsiung), Tsung-Yi Huang (Hsinchu)
Application Number: 14/201,891
International Classification: H01L 29/66 (20060101);