EPITAXIAL REPLACEMENT OF A RAISED SOURCE/DRAIN
Disclosed is a semiconductor article which includes a semiconductor substrate; a plurality of gate structures having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and a raised source/drain adjacent to each of the gate structures, the raised source/drain filling the faceted space and having a surface parallel to the semiconductor substrate. At least one gate structure of the plurality of gate structures is for an nFET and at least one gate structure of the plurality of gate structures is for a pFET.
The present application is a divisional of U.S. patent application Ser. 13/355,691, filed Jan. 23, 2012, entitled “EPITAXIAL REPLACEMENT OF A RAISED SOURCE/DRAIN”, now U.S. Pat. No. ______.
BACKGROUNDThe present invention relates to semiconductor integrated circuits and, more particularly, relates to enhancing the performance of raised source/drains in MOSFET semiconductor devices.
In-situ doped raised source/drain (RSD) has become a viable approach to enhance the performance of advanced MOSFETs (metal oxide semiconductor field effect transistors) by lowering the raised source/drain and simultaneously achieving ultra shallow junction. A side effect of RSD is the parasitic capacitance between the gate and the RSD. Faceted RSD has been demonstrated as an effective means to reduce the gate-to-source/drain parasitic capacitance.
BRIEF SUMMARYThe various advantages and purposes of the exemplary embodiments as described above and hereafter are achieved by providing, according to a first aspect of the exemplary embodiments, a semiconductor article including: a semiconductor substrate; a plurality of gate structures, each gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and a raised source/drain (RSD) for each of the plurality of gate structures such that each RSD is adjacent to one of the gate structure wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and also having a surface parallel to the semiconductor substrate. At least one gate structure of the plurality of gate structures is for an nFET and at least one gate structure of the plurality of gate structures is for a pFET.
According to a second aspect of the exemplary embodiments, there is provided a semiconductor article including: a semiconductor substrate; a gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and a raised source/drain (RSD) adjacent to the gate structure wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and having a faceted surface wherein the RSD comprises two contiguous portions, the first portion having the faceted surface in the faceted space and a first height with respect to the substrate, the second portion outside the faceted space having a second height with respect to the substrate wherein the first height is less than the second height
According to a third aspect of the exemplary embodiments, there is provided a semiconductor article including a semiconductor substrate; a plurality of gate structures, each gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and a raised source/drain (RSD) for each of the plurality of gate structures such that each RSD is adjacent to one of the gate structures wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and having a faceted surface wherein the RSD comprises two contiguous portions, the first portion having the faceted surface in the faceted space and a first height with respect to the substrate, the second portion outside the faceted space having a second height with respect to the substrate wherein the first height is less than the second height. At least one gate structure of the plurality of gate structures is for an nFET and at least one gate structure of the plurality of gate structures is for a pFET.
The features of the exemplary embodiments believed to be novel and the elements characteristic of the exemplary embodiments are set forth with particularity in the appended claims. The Figures are for illustration purposes only and are not drawn to scale. The exemplary embodiments, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
To reduce any possible penalties in parasitic capacitance due to the RSD structure, a faceted epitaxy process is preferably employed. However, manufacturing MOSFETs with RSD by epitaxy with a faceted profile and high dopant concentration, particularly for the highly scaled devices with tight pitches, has been found extremely difficult to achieve. Therefore, there is a need for improving the manufacturing of MOSFETs with in-situ doped RSD.
There is proposed in the exemplary embodiments a replacement RSD scheme which decouples the faceted RSD profile requirement and the in-situ doping. According to the exemplary embodiments, a dummy RSD with a faceted profile is first formed after gate patterning and a spacer is then formed. The dummy RSD then may be removed and an in-situ doped epitaxy is performed to form the real RSD.
Referring to the Figures in more detail, and particularly referring to
The semiconductor material making up the bulk semiconductor substrate may be any semiconductor material, including but not limited to, silicon, silicon germanium, germanium, carbon doped silicon (carbon 0.2 atomic percent (a/o) to 6 a/o, with 0.5 a/o to 2.5 a/o typical), a III-V compound semiconductor, or a II-VI compound semiconductor. Similarly, the semiconductor material making up the semiconductor on insulator (SOI) layer of an SOI substrate may be any semiconductor material, including but not limited to, silicon, silicon germanium, germanium, a III-V compound semiconductor, or a II-VI compound semiconductor.
The semiconductor substrate 12 may also comprise a layered semiconductor such as, for example, silicon/silicon germanium, a silicon-on-insulator or a silicon germanium-on-insulator. A portion of the semiconductor substrate 12 or the entire semiconductor substrate 12 may be amorphous, polycrystalline, or monocrystalline.
For purposes of illustration and not limitation, the semiconductor substrate 12 shown in
The semiconductor substrate 12 may further include a first device region 24 and a second device region 26 separated by an isolation region 28. A first gate structure 14 may be positioned in the first device region 24 of the substrate 12 and a second gate structure 16 may be positioned in the second device region 26 of the substrate 12. There may be other isolation regions 30, 32 to separate first device region 24 from a third device region (not shown) and second device region 26 from a fourth device region (not shown), respectively.
First device region 24 may also be referred to as an N-type device region (where an nFET device may be formed) or a P-type device region (where a pFET device may be formed), while second region 26 may also be referred to as a P-type device region or an N-type device region, in which the first device region 24 has a different conductivity than the second device region 26. For purposes of illustration and not limitation,
The isolation region 28 separates the device regions 24, 26 of the SOI layer 22 and may be in direct physical contact with an upper surface of the BOX layer 20 or may extend into BOX layer 20. Isolation region 28, as well as isolation regions 30, 32 may be formed by conventional means.
The first and second gate structures 14, 16 may be formed by conventional means. The first and second gate structures 14, 16 may each include a gate conductor 34 atop a gate dielectric 36. Gate conductor 34 material may be polysilicon, but may also include elemental metals, metal alloys, metal silicides, and/or other conductive materials. Gate dielectric 36 may be a dielectric material, such as silicon oxide (SiO2), silicon nitride, oxynitride, or alternatively high-k dielectrics, such as oxides of Ta, Zr, Al, Hf or combinations thereof. The first and second gate structures 14, 16 may also include a gate cap 38 such as silicon nitride.
A set of first spacers 40 may be conventionally formed in direct contact with the sidewalls of the first gate structure 14 and second gate structure 16. The first spacers 40 may be composed of a dielectric, such as nitride, oxide, oxynitride, or a combination thereof. The thickness of the first spacers 40 determines the proximity of the subsequently formed raised source/drain (RSD) regions to the channel of the device.
The first and second gate structures 14, 16 may be the real gate structures in the case of a gate-first process or may be dummy gate structures in the case of a gate-last process.
Referring now to
Silicon germanium is preferably used since it may be removed selectively to silicon later, when the dummy epitaxy is removed. Any other epitaxial material that forms facets and may be removed selectively to the silicon underneath it may be used. Silicon germanium is preferred because of its selectivity to silicon and can be easily selectively removed. Phosphorous doped silicon (Si:P) can work too, since it may be removed selectively to silicon, but not as easily as silicon germanium. The dummy RSD structures 42 will be selectively removed in a later process step but are important now for forming a facet with respect to the first and second gate structures 14, 16.
Referring now to
As illustrated in
The photoresist mask 46 shown in
Referring now to
Referring now to
The photoresist 60 shown in
Referring now to
The semiconductor structure 10 then may undergo a fast anneal to drive the dopants from the RSD 68 into the SOI layer 22 to form extensions 72 and the dopants from the RSD 54 into the SOI layer 22 to form extensions 74. The resulting structure is illustrated in
It should be understood that the fast anneal may be optional in those cases where it is not necessary to drive in the dopants. For example, if the extension is formed by an implant and laser anneal followed by forming of the RSD, a light anneal may just be necessary to link up the RSD with the extension.
If the first and second gate structures 14, 16 cannot tolerate the high temperatures of the fast anneal, then a gate-last process may be needed to replace the first and second gate structures 14, 16 (which would be dummy gate structures) after the fast anneal with the real first and second gate structures 14, 16.
The hardmask 58 shown in
The first and second gate structures 14, 16 may be the real gate structures which would remain in place during further processing. These first and second gate structures 14, 16 may be formed by a gate first process. Alternatively, the first and second gate structures 14, 16 shown, for example, in
There are at least two significant advantages to the exemplary embodiments. A first significant advantage is that the RSD that replaces the dummy RSD is grown by a non-faceted epitaxial process and yet a faceted epitaxial RSD is obtained at the corner where the RSD meets the gate structure. Another significant advantage is the first spacer is the same for both the nFET and pFET gate structures so that the replacement RSD is spaced from the channel the same amount for both the nFET and pFET gate structures.
While not shown, it should be understood that further processing may take place to form contacts in the first and second device regions 24, 26 as well as back end of the line processing to form the various layers of metallization so as to complete the formation of the nFET and pFET devices in the semiconductor structure 10.
It should be understood further that while the process flow illustrated in the Figures results in the first device region 24 being masked off while the second device region 26 is defined, the process flow may be reversed so that the second device region 26 is masked off while the first device region 24 is defined.
It will be apparent to those skilled in the art having regard to this disclosure that other modifications of the exemplary embodiments beyond those embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.
Claims
1. A semiconductor article comprising:
- a semiconductor substrate;
- a plurality of gate structures, each gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and
- a raised source/drain (RSD) for each of the plurality of gate structures such that each RSD is adjacent to one of the gate structure wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and also having a surface parallel to the semiconductor substrate;
- wherein at least one gate structure of the plurality of gate structures is for an nFET and at least one gate structure of the plurality of gate structures is for a pFET.
2. The semiconductor article of claim 1 wherein the RSD for each of the plurality of gate structures is an epitaxial layer.
3. The semiconductor article of claim 1 wherein the spacer for each of the plurality of gate structures comprises first and second spacers with the first spacer adjacent to the conducting material of the gate structure and the second spacer is adjacent to the first spacer and the second spacer has the faceted corner.
4. The semiconductor article of claim 1 wherein multiple gate structures of the plurality of gate structures are for an nFET and multiple gate structures of the plurality of gate structures are for a pFET.
5. A semiconductor article comprising:
- a semiconductor substrate;
- a gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and
- a raised source/drain (RSD) adjacent to the gate structure wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and having a faceted surface wherein the RSD comprises two contiguous portions, the first portion having the faceted surface in the faceted space and a first height with respect to the substrate, the second portion outside the faceted space having a second height with respect to the substrate wherein the first height is less than the second height.
6. The semiconductor article of claim 5 wherein the RSD is an epitaxial layer.
7. The semiconductor article of claim 5 wherein the spacer comprises first and second spacers with the first spacer adjacent to the conducting material of the gate structure and the second spacer is adjacent to the first spacer and the second spacer has the faceted space.
8. The semiconductor article of claim 5 further comprising a plurality of gate structures and a plurality of RSDs such that there is a RSD adjacent to each of the plurality of gate structure and wherein at least one gate structure is for an nFET and at least one gate structure is for a pFET.
9. A semiconductor article comprising:
- a semiconductor substrate;
- a plurality of gate structures, each gate structure having a spacer adjacent to a conducting material of the gate structure wherein a corner of the spacer at a juncture of the gate structure and the semiconductor substrate is faceted to create a faceted space between the faceted spacer and the semiconductor substrate; and
- a raised source/drain (RSD) for each of the plurality of gate structures such that each RSD is adjacent to one of the gate structures wherein the RSD is an RSD that is formed above a channel of the gate structure, the RSD filling the faceted space and having a faceted surface wherein the RSD comprises two contiguous portions, the first portion having the faceted surface in the faceted space and a first height with respect to the substrate, the second portion outside the faceted space having a second height with respect to the substrate wherein the first height is less than the second height;
- wherein at least one gate structure of the plurality of gate structures is for an nFET and at least one gate structure of the plurality of gate structures is for a pFET.
10. The semiconductor article of claim 9 wherein the RSD for each of the plurality of gate structures is an epitaxial layer.
11. The semiconductor article of claim 9 wherein the spacer for each of the plurality of gate structures comprises first and second spacers with the first spacer adjacent to the conducting material of the gate structure and the second spacer is adjacent to the first spacer and the second spacer has the faceted corner.
12. The semiconductor article of claim 9 wherein multiple gate structures of the plurality of gate structures are for an nFET and multiple gate structures of the plurality of gate structures are for a pFET.
Type: Application
Filed: Jun 30, 2014
Publication Date: Oct 23, 2014
Inventors: Thomas N. Adam (Slingerlands, NY), Kangguo Cheng (Schenectady, NY), Ali Khakifirooz (Los Altos, CA), Alexander Reznicek (Mount Kisco, NY)
Application Number: 14/318,936
International Classification: H01L 29/06 (20060101); H01L 27/092 (20060101);